blob: 0ef658c10fb4106ed20bbe3c8513be6d32b09bdc [file] [log] [blame]
Felix Helddc2d3562020-12-02 14:38:53 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3config SOC_AMD_CEZANNE
4 bool
Raul E Rangel24d024a2021-02-12 16:07:43 -07005 select ACPI_SOC_NVS
Matt DeVilliere6a5e6c2023-09-01 09:26:43 -05006 select ADD_FSP_BINARIES if USE_AMD_BLOBS
Angel Pons8e035e32021-06-22 12:58:20 +02007 select ARCH_X86
Raul E Rangel54616622021-02-05 17:29:12 -07008 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Mathew Kingc519bff2021-03-04 08:26:51 -07009 select DRIVERS_USB_ACPI
10 select DRIVERS_USB_PCI_XHCI
Raul E Rangel2bcf99f2021-11-08 16:58:26 -070011 select FSP_COMPRESS_FSP_M_LZMA if !ASYNC_FILE_LOADING
12 select FSP_COMPRESS_FSP_M_LZ4 if ASYNC_FILE_LOADING
Raul E Rangeldc63bbd2021-11-08 14:10:45 -070013 select FSP_COMPRESS_FSP_S_LZ4
Raul E Rangele925af22021-03-30 16:32:20 -060014 select GENERIC_GPIO_LIB
Felix Held86024952021-02-03 23:44:28 +010015 select HAVE_ACPI_TABLES
Felix Held44f41532020-12-09 02:01:16 +010016 select HAVE_CF9_RESET
Felix Held227c6492021-03-22 14:44:58 +010017 select HAVE_EM100_SUPPORT
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060018 select HAVE_FSP_GOP
Felix Heldee2a3652021-02-09 23:43:17 +010019 select HAVE_SMI_HANDLER
Felix Heldcb977342021-01-19 20:36:38 +010020 select IDT_IN_EVERY_STAGE
Felix Held7aacdd12021-02-10 23:27:47 +010021 select PARALLEL_MP_AP_WORK
Felix Held8d0a6092021-01-14 01:40:50 +010022 select PLATFORM_USES_FSP2_0
Raul E Rangel95b3dc32021-03-24 16:53:37 -060023 select PROVIDES_ROM_SHARING
Karthikeyan Ramasubramanian1140b7c2021-09-17 16:33:35 -060024 select PSP_VERSTAGE_CCP_DMA if VBOOT_STARTS_BEFORE_BOOTBLOCK
Karthikeyan Ramasubramanian892711f2023-11-27 15:37:01 +000025 select PSP_VERSTAGE_MAP_ENTIRE_SPIROM if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010026 select RESET_VECTOR_IN_RAM
Felix Held7cd81b92021-02-11 14:58:08 +010027 select RTC
Felix Helddc2d3562020-12-02 14:38:53 +010028 select SOC_AMD_COMMON
Fred Reitberger6f0b5b32022-02-08 11:55:48 -050029 select SOC_AMD_COMMON_BLOCK_ACP_GEN1
Felix Heldbb4bee852021-02-10 16:53:53 +010030 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held64de2c12020-12-05 20:53:59 +010031 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Held9ab8a782023-07-14 18:44:13 +020032 select SOC_AMD_COMMON_BLOCK_ACPIMMIO_PM_IO_ACCESS
Felix Helddd882f32021-05-12 01:23:50 +020033 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Felix Held8f7f4bf2022-08-03 22:10:05 +020034 select SOC_AMD_COMMON_BLOCK_ACPI_CPPC
Felix Heldceafcae2023-03-07 00:00:15 +010035 select SOC_AMD_COMMON_BLOCK_ACPI_CPU_POWER_STATE
Eric Lai65b0afe2021-04-09 11:50:48 +080036 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Glenesk8d354282021-07-20 05:21:54 -070037 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Heldaab8a222024-01-08 23:30:38 +010038 select SOC_AMD_COMMON_BLOCK_ACPI_MADT
Felix Held62ef88f2020-12-08 23:18:19 +010039 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held9a6bc072021-03-05 00:14:08 +010040 select SOC_AMD_COMMON_BLOCK_APOB
Fred Reitbergerf78e8442022-10-27 13:58:58 -040041 select SOC_AMD_COMMON_BLOCK_APOB_HASH
Felix Held07462ef2020-12-11 15:55:45 +010042 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Helda63f8592023-03-24 16:30:55 +010043 select SOC_AMD_COMMON_BLOCK_CPUFREQ_FAM17H_19H
Felix Heldea32c522021-02-13 01:42:44 +010044 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held9adc33d2023-05-31 16:08:42 +020045 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC_DOMAIN
Felix Heldd6326972023-09-15 22:40:02 +020046 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC_NP_REGION
Felix Held65d73cc2022-10-13 20:58:47 +020047 select SOC_AMD_COMMON_BLOCK_EMMC
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060048 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Felix Held28e23532021-02-24 20:52:08 +010049 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Baob0f00ed2021-03-16 15:28:49 +080050 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held556d1cc2022-02-02 22:11:52 +010051 select SOC_AMD_COMMON_BLOCK_I2C_PAD_CTRL
Raul E Rangel3acc5152021-06-09 13:36:10 -060052 select SOC_AMD_COMMON_BLOCK_IOMMU
Zheng Bao3da55692021-01-26 18:30:18 +080053 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020054 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Helddc2d3562020-12-02 14:38:53 +010055 select SOC_AMD_COMMON_BLOCK_NONCAR
Raul E Rangela6529e72021-02-09 14:38:36 -070056 select SOC_AMD_COMMON_BLOCK_PCI
Felix Helddc2d3562020-12-02 14:38:53 +010057 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Raul E Rangele4f83172021-05-10 14:49:55 -060058 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Karthikeyan Ramasubramanianf62bbc82021-03-30 15:19:12 -060059 select SOC_AMD_COMMON_BLOCK_PM
Martin Roth31f7a722021-03-23 14:53:58 -060060 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held338d6702021-01-29 23:13:56 +010061 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Felix Held51d1f302023-10-04 21:10:36 +020062 select SOC_AMD_COMMON_BLOCK_PSP_SPL
Martin Roth440c8232023-02-01 14:27:18 -070063 select SOC_AMD_COMMON_BLOCK_RESET
Felix Held4be064a2020-12-08 17:21:04 +010064 select SOC_AMD_COMMON_BLOCK_SMBUS
Zheng Bao02a5ddd2020-12-15 22:16:51 +080065 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010066 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held7f3f52d2021-03-03 18:56:41 +010067 select SOC_AMD_COMMON_BLOCK_SMU
Felix Heldcdc6e822023-01-12 23:10:59 +010068 select SOC_AMD_COMMON_BLOCK_SMU_SX_ENTRY
Raul E Rangel54616622021-02-05 17:29:12 -070069 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held23a398e2023-03-23 23:44:03 +010070 select SOC_AMD_COMMON_BLOCK_SVI2
Felix Held60df7ca2023-03-24 20:33:15 +010071 select SOC_AMD_COMMON_BLOCK_TSC
Felix Held8a3d4d52021-01-13 03:06:21 +010072 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel35dc4b02021-02-12 16:04:27 -070073 select SOC_AMD_COMMON_BLOCK_UCODE
Felix Heldd5ab24c2022-08-08 22:57:31 +020074 select SOC_AMD_COMMON_FSP_CCX_CPPC_HOB
Nikolai Vyssotskicbc7c502021-04-28 18:24:28 -050075 select SOC_AMD_COMMON_FSP_DMI_TABLES
Raul E Rangelfd7ed872021-05-04 15:42:09 -060076 select SOC_AMD_COMMON_FSP_PCI
Matt DeVillier6bb0f8a2023-11-13 20:57:12 -060077 select SOC_AMD_COMMON_FSP_PCIE_CLK_REQ
Fred Reitberger16f55f22023-01-11 15:10:30 -050078 select SOC_AMD_COMMON_FSP_PRELOAD_FSPS
Robert Zieba6998ee02022-09-19 10:26:51 -060079 select SOC_AMD_COMMON_BLOCK_XHCI
Felix Heldce60fb12024-01-18 20:42:54 +010080 select SOC_AMD_COMMON_ROMSTAGE_LEGACY_DMA_FIXUP
Felix Heldcc975c52021-01-23 00:18:08 +010081 select SSE2
Felix Held8d0a6092021-01-14 01:40:50 +010082 select UDK_2017_BINDING
Martin Rothbcb610a2022-10-29 13:31:54 -060083 select USE_DDR4
84 select USE_LPDDR4
Subrata Banik34f26b22022-02-10 12:38:02 +053085 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
86 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
87 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Karthikeyan Ramasubramanianbef5c402021-11-18 12:28:31 -070088 select VBOOT_DEFINE_WIDEVINE_COUNTERS if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Heldf09221c2021-01-22 23:50:54 +010089 select X86_AMD_FIXED_MTRRS
Subrata Banik9f91ced2021-07-28 15:38:32 +053090 select X86_INIT_NEED_1_SIPI
Elyes Haouas3cd06cc2023-01-05 07:42:24 +010091 help
92 AMD Cezanne support
93
94if SOC_AMD_CEZANNE
Felix Helddc2d3562020-12-02 14:38:53 +010095
Furquan Shaikh696f4ea2021-01-08 11:48:52 -080096config CHIPSET_DEVICETREE
97 string
98 default "soc/amd/cezanne/chipset.cb"
99
Felix Held44e4bf22021-08-27 23:32:56 +0200100config FSP_M_FILE
101 string "FSP-M (memory init) binary path and filename"
102 depends on ADD_FSP_BINARIES
103 default "3rdparty/amd_blobs/cezanne/CEZANNE_M.fd"
104 help
105 The path and filename of the FSP-M binary for this platform.
106
107config FSP_S_FILE
108 string "FSP-S (silicon init) binary path and filename"
109 depends on ADD_FSP_BINARIES
110 default "3rdparty/amd_blobs/cezanne/CEZANNE_S.fd"
111 help
112 The path and filename of the FSP-S binary for this platform.
113
Felix Helddc2d3562020-12-02 14:38:53 +0100114config EARLY_RESERVED_DRAM_BASE
115 hex
116 default 0x2000000
117 help
118 This variable defines the base address of the DRAM which is reserved
119 for usage by coreboot in early stages (i.e. before ramstage is up).
120 This memory gets reserved in BIOS tables to ensure that the OS does
121 not use it, thus preventing corruption of OS memory in case of S3
122 resume.
123
124config EARLYRAM_BSP_STACK_SIZE
125 hex
126 default 0x1000
127
128config PSP_APOB_DRAM_ADDRESS
129 hex
130 default 0x2001000
131 help
132 Location in DRAM where the PSP will copy the AGESA PSP Output
133 Block.
134
Fred Reitberger475e2822022-07-14 11:06:30 -0400135config PSP_APOB_DRAM_SIZE
136 hex
137 default 0x10000
138
Kangheui Won66c5f252021-04-20 17:30:29 +1000139config PSP_SHAREDMEM_BASE
140 hex
141 default 0x2011000 if VBOOT
142 default 0x0
143 help
144 This variable defines the base address in DRAM memory where PSP copies
145 the vboot workbuf. This is used in the linker script to have a static
146 allocation for the buffer as well as for adding relevant entries in
147 the BIOS directory table for the PSP.
148
149config PSP_SHAREDMEM_SIZE
150 hex
151 default 0x8000 if VBOOT
152 default 0x0
153 help
154 Sets the maximum size for the PSP to pass the vboot workbuf and
155 any logs or timestamps back to coreboot. This will be copied
156 into main memory by the PSP and will be available when the x86 is
157 started. The workbuf's base depends on the address of the reset
158 vector.
159
Raul E Rangel86302a82022-01-18 15:29:54 -0700160config PRE_X86_CBMEM_CONSOLE_SIZE
161 hex
162 default 0x1600
163 help
164 Size of the CBMEM console used in PSP verstage.
165
Felix Helddc2d3562020-12-02 14:38:53 +0100166config PRERAM_CBMEM_CONSOLE_SIZE
167 hex
Raul E Rangel9d93b162022-01-13 13:43:57 -0700168 default 0x2000
Felix Helddc2d3562020-12-02 14:38:53 +0100169 help
170 Increase this value if preram cbmem console is getting truncated
171
Kangheui Won4020aa72021-05-20 09:56:39 +1000172config CBFS_MCACHE_SIZE
173 hex
174 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
175
Felix Helddc2d3562020-12-02 14:38:53 +0100176config C_ENV_BOOTBLOCK_SIZE
177 hex
178 default 0x10000
179 help
180 Sets the size of the bootblock stage that should be loaded in DRAM.
181 This variable controls the DRAM allocation size in linker script
182 for bootblock stage.
183
Felix Helddc2d3562020-12-02 14:38:53 +0100184config ROMSTAGE_ADDR
185 hex
186 default 0x2040000
187 help
188 Sets the address in DRAM where romstage should be loaded.
189
190config ROMSTAGE_SIZE
191 hex
192 default 0x80000
193 help
194 Sets the size of DRAM allocation for romstage in linker script.
195
196config FSP_M_ADDR
197 hex
198 default 0x20C0000
199 help
200 Sets the address in DRAM where FSP-M should be loaded. cbfstool
201 performs relocation of FSP-M to this address.
202
203config FSP_M_SIZE
204 hex
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600205 default 0xC0000
Felix Helddc2d3562020-12-02 14:38:53 +0100206 help
207 Sets the size of DRAM allocation for FSP-M in linker script.
208
Felix Held8d0a6092021-01-14 01:40:50 +0100209config FSP_TEMP_RAM_SIZE
210 hex
211 default 0x40000
212 help
213 The amount of coreboot-allocated heap and stack usage by the FSP.
214
Raul E Rangel72616b32021-02-05 16:48:42 -0700215config VERSTAGE_ADDR
216 hex
217 depends on VBOOT_SEPARATE_VERSTAGE
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600218 default 0x2180000
Raul E Rangel72616b32021-02-05 16:48:42 -0700219 help
220 Sets the address in DRAM where verstage should be loaded if running
221 as a separate stage on x86.
222
223config VERSTAGE_SIZE
224 hex
225 depends on VBOOT_SEPARATE_VERSTAGE
226 default 0x80000
227 help
228 Sets the size of DRAM allocation for verstage in linker script if
229 running as a separate stage on x86.
230
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600231config ASYNC_FILE_LOADING
232 bool "Loads files from SPI asynchronously"
233 select COOP_MULTITASKING
234 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
Raul E Rangeldcd81142021-11-02 11:51:48 -0600235 select CBFS_PRELOAD
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600236 help
237 When enabled, the platform will use the LPC SPI DMA controller to
238 asynchronously load contents from the SPI ROM. This will improve
239 boot time because the CPUs can be performing useful work while the
240 SPI contents are being preloaded.
241
Raul E Rangeldcd81142021-11-02 11:51:48 -0600242config CBFS_CACHE_SIZE
243 hex
244 default 0x40000 if CBFS_PRELOAD
245
Raul E Rangel72616b32021-02-05 16:48:42 -0700246config RO_REGION_ONLY
247 string
248 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
249 default "apu/amdfw"
250
Shelley Chen4e9bb332021-10-20 15:43:45 -0700251config ECAM_MMCONF_BASE_ADDRESS
Felix Helddc2d3562020-12-02 14:38:53 +0100252 default 0xF8000000
253
Shelley Chen4e9bb332021-10-20 15:43:45 -0700254config ECAM_MMCONF_BUS_NUMBER
Felix Helddc2d3562020-12-02 14:38:53 +0100255 default 64
256
Felix Held88615622021-01-19 23:51:45 +0100257config MAX_CPUS
258 int
259 default 16
Felix Heldb77387f2021-04-23 22:16:04 +0200260 help
261 Maximum number of threads the platform can have.
Felix Held88615622021-01-19 23:51:45 +0100262
Felix Held30abfe52023-02-14 22:39:29 +0100263config VGA_BIOS_ID
264 string
265 default "1002,1638"
266 help
267 The default VGA BIOS PCI vendor/device ID should be set to the
268 result of the map_oprom_vendev() function in grapthics.c.
269
270config VGA_BIOS_FILE
271 string
272 default "3rdparty/amd_blobs/cezanne/CezanneGenericVbios.bin"
273
Felix Held8a3d4d52021-01-13 03:06:21 +0100274config CONSOLE_UART_BASE_ADDRESS
275 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
276 hex
277 default 0xfedc9000 if UART_FOR_CONSOLE = 0
278 default 0xfedca000 if UART_FOR_CONSOLE = 1
279
Felix Heldee2a3652021-02-09 23:43:17 +0100280config SMM_TSEG_SIZE
281 hex
Felix Helde22eef72021-02-10 22:22:07 +0100282 default 0x800000 if HAVE_SMI_HANDLER
Felix Heldee2a3652021-02-09 23:43:17 +0100283 default 0x0
284
285config SMM_RESERVED_SIZE
286 hex
287 default 0x180000
288
289config SMM_MODULE_STACK_SIZE
290 hex
291 default 0x800
292
Felix Held90b07012021-04-15 20:23:56 +0200293config ACPI_BERT
294 bool "Build ACPI BERT Table"
295 default y
296 depends on HAVE_ACPI_TABLES
297 help
298 Report Machine Check errors identified in POST to the OS in an
299 ACPI Boot Error Record Table.
300
301config ACPI_BERT_SIZE
302 hex
303 default 0x4000 if ACPI_BERT
304 default 0x0
305 help
306 Specify the amount of DRAM reserved for gathering the data used to
307 generate the ACPI table.
308
Zheng Bao7b13e4e2021-03-16 16:13:56 +0800309config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
310 int
311 default 150
312
Raul E Rangel95b3dc32021-03-24 16:53:37 -0600313config DISABLE_SPI_FLASH_ROM_SHARING
314 def_bool n
315 help
316 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
317 which indicates a board level ROM transaction request. This
318 removes arbitration with board and assumes the chipset controls
319 the SPI flash bus entirely.
320
Felix Held27b295b2021-03-25 01:20:41 +0100321config DISABLE_KEYBOARD_RESET_PIN
322 bool
323 help
324 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
325 signal. When this pin is used as GPIO and the keyboard reset
326 functionality isn't disabled, configuring it as an output and driving
327 it as 0 will cause a reset.
328
Zheng Baof51738d2021-01-20 16:43:52 +0800329menu "PSP Configuration Options"
330
Zheng Baof51738d2021-01-20 16:43:52 +0800331config AMDFW_CONFIG_FILE
332 string
333 default "src/soc/amd/cezanne/fw.cfg"
334
Rob Barnese09b6812021-04-15 17:21:19 -0600335config PSP_DISABLE_POSTCODES
336 bool "Disable PSP post codes"
337 help
338 Disables the output of port80 post codes from PSP.
339
Karthikeyan Ramasubramanian1a24d842022-03-16 16:27:49 -0600340config PSP_POSTCODES_ON_ESPI
341 bool "Use eSPI bus for PSP post codes"
342 depends on !PSP_DISABLE_POSTCODES
343 default y
344 help
345 Select to send PSP port80 post codes on eSPI bus.
346 If not selected, PSP port80 codes will be sent on LPC bus.
347
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700348config PSP_INIT_ESPI
349 bool "Initialize eSPI in PSP Stage 2 Boot Loader"
Rob Barnese09b6812021-04-15 17:21:19 -0600350 help
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700351 Select to initialize the eSPI controller in the PSP Stage 2 Boot
352 Loader.
Rob Barnese09b6812021-04-15 17:21:19 -0600353
Zheng Baof51738d2021-01-20 16:43:52 +0800354config PSP_LOAD_MP2_FW
355 bool
356 default n
357 help
358 Include the MP2 firmwares and configuration into the PSP build.
359
360 If unsure, answer 'n'
361
Zheng Baof51738d2021-01-20 16:43:52 +0800362config PSP_UNLOCK_SECURE_DEBUG
363 bool "Unlock secure debug"
364 default y
365 help
366 Select this item to enable secure debug options in PSP.
367
Raul E Rangel97b8b172021-02-24 16:59:32 -0700368config HAVE_PSP_WHITELIST_FILE
369 bool "Include a debug whitelist file in PSP build"
370 default n
371 help
372 Support secured unlock prior to reset using a whitelisted
373 serial number. This feature requires a signed whitelist image
374 and bootloader from AMD.
375
376 If unsure, answer 'n'
377
378config PSP_WHITELIST_FILE
379 string "Debug whitelist file path"
380 depends on HAVE_PSP_WHITELIST_FILE
381 default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin"
382
Martin Rothfdad5ad2021-04-16 11:36:01 -0600383config PSP_SOFTFUSE_BITS
384 string "PSP Soft Fuse bits to enable"
385 default "28 6"
386 help
387 Space separated list of Soft Fuse bits to enable.
388 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
389 Bit 7: Disable PSP postcodes on Renoir and newer chips only
390 (Set by PSP_DISABLE_PORT80)
391 Bit 15: PSP post code destination: 0=LPC 1=eSPI
392 (Set by PSP_INITIALIZE_ESPI)
393 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
394
395 See #55758 (NDA) for additional bit definitions.
396
Kangheui Won66c5f252021-04-20 17:30:29 +1000397config PSP_VERSTAGE_FILE
398 string "Specify the PSP_verstage file path"
399 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600400 default "\$(obj)/psp_verstage.bin"
Kangheui Won66c5f252021-04-20 17:30:29 +1000401 help
402 Add psp_verstage file to the build & PSP Directory Table
403
404config PSP_VERSTAGE_SIGNING_TOKEN
405 string "Specify the PSP_verstage Signature Token file path"
406 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
407 default ""
408 help
409 Add psp_verstage signature token to the build & PSP Directory Table
410
Zheng Baof51738d2021-01-20 16:43:52 +0800411endmenu
412
Raul E Rangel06d1e4d2021-04-09 14:42:06 -0600413config VBOOT
414 select VBOOT_VBNV_CMOS
415 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
416
Kangheui Won66c5f252021-04-20 17:30:29 +1000417config VBOOT_STARTS_BEFORE_BOOTBLOCK
418 def_bool n
419 depends on VBOOT
420 select ARCH_VERSTAGE_ARMV7
421 help
422 Runs verstage on the PSP. Only available on
Jon Murphyc4e90452022-06-28 10:36:23 -0600423 certain ChromeOS branded parts from AMD.
Kangheui Won66c5f252021-04-20 17:30:29 +1000424
425config VBOOT_HASH_BLOCK_SIZE
426 hex
427 default 0x9000
428 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
429 help
430 Because the bulk of the time in psp_verstage to hash the RO cbfs is
431 spent in the overhead of doing svc calls, increasing the hash block
432 size significantly cuts the verstage hashing time as seen below.
433
434 4k takes 180ms
435 16k takes 44ms
436 32k takes 33.7ms
437 36k takes 32.5ms
438 There's actually still room for an even bigger stack, but we've
439 reached a point of diminishing returns.
440
441config CMOS_RECOVERY_BYTE
442 hex
443 default 0x51
444 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
445 help
446 If the workbuf is not passed from the PSP to coreboot, set the
447 recovery flag and reboot. The PSP will read this byte, mark the
448 recovery request in VBNV, and reset the system into recovery mode.
449
450 This is the byte before the default first byte used by VBNV
451 (0x26 + 0x0E - 1)
452
Matt DeVillierf9fea862022-10-04 16:41:28 -0500453if VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000454
455config RWA_REGION_ONLY
456 string
457 default "apu/amdfw_a"
458 help
459 Add a space-delimited list of filenames that should only be in the
460 RW-A section.
461
Matt DeVillierf9fea862022-10-04 16:41:28 -0500462endif # VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
463
464if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
465
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000466config RWB_REGION_ONLY
467 string
468 default "apu/amdfw_b"
469 help
470 Add a space-delimited list of filenames that should only be in the
471 RW-B section.
472
473endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
474
Felix Helddc2d3562020-12-02 14:38:53 +0100475endif # SOC_AMD_CEZANNE