blob: 11f80766e8eb1c7cfd80fcb1c3e7218bc4abffd8 [file] [log] [blame]
Felix Helddc2d3562020-12-02 14:38:53 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3config SOC_AMD_CEZANNE
4 bool
5 help
6 AMD Cezanne support
7
8if SOC_AMD_CEZANNE
9
10config SOC_SPECIFIC_OPTIONS
11 def_bool y
Raul E Rangel24d024a2021-02-12 16:07:43 -070012 select ACPI_SOC_NVS
Felix Helddc2d3562020-12-02 14:38:53 +010013 select ARCH_BOOTBLOCK_X86_32
Kangheui Won66c5f252021-04-20 17:30:29 +100014 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010015 select ARCH_ROMSTAGE_X86_32
16 select ARCH_RAMSTAGE_X86_32
Angel Pons8e035e32021-06-22 12:58:20 +020017 select ARCH_X86
Raul E Rangel54616622021-02-05 17:29:12 -070018 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Mathew Kingc519bff2021-03-04 08:26:51 -070019 select DRIVERS_USB_ACPI
20 select DRIVERS_USB_PCI_XHCI
Raul E Rangel2bcf99f2021-11-08 16:58:26 -070021 select FSP_COMPRESS_FSP_M_LZMA if !ASYNC_FILE_LOADING
22 select FSP_COMPRESS_FSP_M_LZ4 if ASYNC_FILE_LOADING
Raul E Rangeldc63bbd2021-11-08 14:10:45 -070023 select FSP_COMPRESS_FSP_S_LZ4
Raul E Rangele925af22021-03-30 16:32:20 -060024 select GENERIC_GPIO_LIB
Felix Held86024952021-02-03 23:44:28 +010025 select HAVE_ACPI_TABLES
Felix Held44f41532020-12-09 02:01:16 +010026 select HAVE_CF9_RESET
Felix Held227c6492021-03-22 14:44:58 +010027 select HAVE_EM100_SUPPORT
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060028 select HAVE_FSP_GOP
Felix Heldee2a3652021-02-09 23:43:17 +010029 select HAVE_SMI_HANDLER
Felix Heldcb977342021-01-19 20:36:38 +010030 select IDT_IN_EVERY_STAGE
Felix Held7aacdd12021-02-10 23:27:47 +010031 select PARALLEL_MP_AP_WORK
Felix Held8d0a6092021-01-14 01:40:50 +010032 select PLATFORM_USES_FSP2_0
Raul E Rangel95b3dc32021-03-24 16:53:37 -060033 select PROVIDES_ROM_SHARING
Karthikeyan Ramasubramanian1140b7c2021-09-17 16:33:35 -060034 select PSP_VERSTAGE_CCP_DMA if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010035 select RESET_VECTOR_IN_RAM
Felix Held7cd81b92021-02-11 14:58:08 +010036 select RTC
Felix Helddc2d3562020-12-02 14:38:53 +010037 select SOC_AMD_COMMON
Fred Reitberger6f0b5b32022-02-08 11:55:48 -050038 select SOC_AMD_COMMON_BLOCK_ACP_GEN1
Felix Heldbb4bee852021-02-10 16:53:53 +010039 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held64de2c12020-12-05 20:53:59 +010040 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Helddd882f32021-05-12 01:23:50 +020041 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Felix Held8f7f4bf2022-08-03 22:10:05 +020042 select SOC_AMD_COMMON_BLOCK_ACPI_CPPC
Eric Lai65b0afe2021-04-09 11:50:48 +080043 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Glenesk8d354282021-07-20 05:21:54 -070044 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held62ef88f2020-12-08 23:18:19 +010045 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held9a6bc072021-03-05 00:14:08 +010046 select SOC_AMD_COMMON_BLOCK_APOB
Fred Reitbergerf78e8442022-10-27 13:58:58 -040047 select SOC_AMD_COMMON_BLOCK_APOB_HASH
Felix Held07462ef2020-12-11 15:55:45 +010048 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Heldea32c522021-02-13 01:42:44 +010049 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held65d73cc2022-10-13 20:58:47 +020050 select SOC_AMD_COMMON_BLOCK_EMMC
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060051 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Felix Held28e23532021-02-24 20:52:08 +010052 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Baob0f00ed2021-03-16 15:28:49 +080053 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held556d1cc2022-02-02 22:11:52 +010054 select SOC_AMD_COMMON_BLOCK_I2C_PAD_CTRL
Raul E Rangel3acc5152021-06-09 13:36:10 -060055 select SOC_AMD_COMMON_BLOCK_IOMMU
Zheng Bao3da55692021-01-26 18:30:18 +080056 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020057 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Helddc2d3562020-12-02 14:38:53 +010058 select SOC_AMD_COMMON_BLOCK_NONCAR
Raul E Rangela6529e72021-02-09 14:38:36 -070059 select SOC_AMD_COMMON_BLOCK_PCI
Felix Helddc2d3562020-12-02 14:38:53 +010060 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Raul E Rangele4f83172021-05-10 14:49:55 -060061 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Robert Zieba5a040d62022-10-03 14:27:16 -060062 select SOC_AMD_COMMON_BLOCK_PCIE_CLK_REQ
Karthikeyan Ramasubramanianf62bbc82021-03-30 15:19:12 -060063 select SOC_AMD_COMMON_BLOCK_PM
Martin Roth31f7a722021-03-23 14:53:58 -060064 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held338d6702021-01-29 23:13:56 +010065 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Felix Held4be064a2020-12-08 17:21:04 +010066 select SOC_AMD_COMMON_BLOCK_SMBUS
Zheng Bao02a5ddd2020-12-15 22:16:51 +080067 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010068 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held7f3f52d2021-03-03 18:56:41 +010069 select SOC_AMD_COMMON_BLOCK_SMU
Raul E Rangel54616622021-02-05 17:29:12 -070070 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held65783fb2020-12-04 17:38:46 +010071 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held8a3d4d52021-01-13 03:06:21 +010072 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel35dc4b02021-02-12 16:04:27 -070073 select SOC_AMD_COMMON_BLOCK_UCODE
Felix Heldd5ab24c2022-08-08 22:57:31 +020074 select SOC_AMD_COMMON_FSP_CCX_CPPC_HOB
Nikolai Vyssotskicbc7c502021-04-28 18:24:28 -050075 select SOC_AMD_COMMON_FSP_DMI_TABLES
Raul E Rangelfd7ed872021-05-04 15:42:09 -060076 select SOC_AMD_COMMON_FSP_PCI
Felix Heldcc975c52021-01-23 00:18:08 +010077 select SSE2
Felix Held8d0a6092021-01-14 01:40:50 +010078 select UDK_2017_BINDING
Subrata Banik34f26b22022-02-10 12:38:02 +053079 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
80 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
81 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Karthikeyan Ramasubramanianbef5c402021-11-18 12:28:31 -070082 select VBOOT_DEFINE_WIDEVINE_COUNTERS if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Heldf09221c2021-01-22 23:50:54 +010083 select X86_AMD_FIXED_MTRRS
Subrata Banik9f91ced2021-07-28 15:38:32 +053084 select X86_INIT_NEED_1_SIPI
Felix Helddc2d3562020-12-02 14:38:53 +010085
Angel Pons6f5a6582021-06-22 15:18:07 +020086config ARCH_ALL_STAGES_X86
87 default n
88
Furquan Shaikh696f4ea2021-01-08 11:48:52 -080089config CHIPSET_DEVICETREE
90 string
91 default "soc/amd/cezanne/chipset.cb"
92
Felix Held44e4bf22021-08-27 23:32:56 +020093config FSP_M_FILE
94 string "FSP-M (memory init) binary path and filename"
95 depends on ADD_FSP_BINARIES
96 default "3rdparty/amd_blobs/cezanne/CEZANNE_M.fd"
97 help
98 The path and filename of the FSP-M binary for this platform.
99
100config FSP_S_FILE
101 string "FSP-S (silicon init) binary path and filename"
102 depends on ADD_FSP_BINARIES
103 default "3rdparty/amd_blobs/cezanne/CEZANNE_S.fd"
104 help
105 The path and filename of the FSP-S binary for this platform.
106
Felix Helddc2d3562020-12-02 14:38:53 +0100107config EARLY_RESERVED_DRAM_BASE
108 hex
109 default 0x2000000
110 help
111 This variable defines the base address of the DRAM which is reserved
112 for usage by coreboot in early stages (i.e. before ramstage is up).
113 This memory gets reserved in BIOS tables to ensure that the OS does
114 not use it, thus preventing corruption of OS memory in case of S3
115 resume.
116
117config EARLYRAM_BSP_STACK_SIZE
118 hex
119 default 0x1000
120
121config PSP_APOB_DRAM_ADDRESS
122 hex
123 default 0x2001000
124 help
125 Location in DRAM where the PSP will copy the AGESA PSP Output
126 Block.
127
Fred Reitberger475e2822022-07-14 11:06:30 -0400128config PSP_APOB_DRAM_SIZE
129 hex
130 default 0x10000
131
Kangheui Won66c5f252021-04-20 17:30:29 +1000132config PSP_SHAREDMEM_BASE
133 hex
134 default 0x2011000 if VBOOT
135 default 0x0
136 help
137 This variable defines the base address in DRAM memory where PSP copies
138 the vboot workbuf. This is used in the linker script to have a static
139 allocation for the buffer as well as for adding relevant entries in
140 the BIOS directory table for the PSP.
141
142config PSP_SHAREDMEM_SIZE
143 hex
144 default 0x8000 if VBOOT
145 default 0x0
146 help
147 Sets the maximum size for the PSP to pass the vboot workbuf and
148 any logs or timestamps back to coreboot. This will be copied
149 into main memory by the PSP and will be available when the x86 is
150 started. The workbuf's base depends on the address of the reset
151 vector.
152
Raul E Rangel86302a82022-01-18 15:29:54 -0700153config PRE_X86_CBMEM_CONSOLE_SIZE
154 hex
155 default 0x1600
156 help
157 Size of the CBMEM console used in PSP verstage.
158
Felix Helddc2d3562020-12-02 14:38:53 +0100159config PRERAM_CBMEM_CONSOLE_SIZE
160 hex
Raul E Rangel9d93b162022-01-13 13:43:57 -0700161 default 0x2000
Felix Helddc2d3562020-12-02 14:38:53 +0100162 help
163 Increase this value if preram cbmem console is getting truncated
164
Kangheui Won4020aa72021-05-20 09:56:39 +1000165config CBFS_MCACHE_SIZE
166 hex
167 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
168
Felix Helddc2d3562020-12-02 14:38:53 +0100169config C_ENV_BOOTBLOCK_SIZE
170 hex
171 default 0x10000
172 help
173 Sets the size of the bootblock stage that should be loaded in DRAM.
174 This variable controls the DRAM allocation size in linker script
175 for bootblock stage.
176
Felix Helddc2d3562020-12-02 14:38:53 +0100177config ROMSTAGE_ADDR
178 hex
179 default 0x2040000
180 help
181 Sets the address in DRAM where romstage should be loaded.
182
183config ROMSTAGE_SIZE
184 hex
185 default 0x80000
186 help
187 Sets the size of DRAM allocation for romstage in linker script.
188
189config FSP_M_ADDR
190 hex
191 default 0x20C0000
192 help
193 Sets the address in DRAM where FSP-M should be loaded. cbfstool
194 performs relocation of FSP-M to this address.
195
196config FSP_M_SIZE
197 hex
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600198 default 0xC0000
Felix Helddc2d3562020-12-02 14:38:53 +0100199 help
200 Sets the size of DRAM allocation for FSP-M in linker script.
201
Felix Held8d0a6092021-01-14 01:40:50 +0100202config FSP_TEMP_RAM_SIZE
203 hex
204 default 0x40000
205 help
206 The amount of coreboot-allocated heap and stack usage by the FSP.
207
Raul E Rangel72616b32021-02-05 16:48:42 -0700208config VERSTAGE_ADDR
209 hex
210 depends on VBOOT_SEPARATE_VERSTAGE
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600211 default 0x2180000
Raul E Rangel72616b32021-02-05 16:48:42 -0700212 help
213 Sets the address in DRAM where verstage should be loaded if running
214 as a separate stage on x86.
215
216config VERSTAGE_SIZE
217 hex
218 depends on VBOOT_SEPARATE_VERSTAGE
219 default 0x80000
220 help
221 Sets the size of DRAM allocation for verstage in linker script if
222 running as a separate stage on x86.
223
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600224config ASYNC_FILE_LOADING
225 bool "Loads files from SPI asynchronously"
226 select COOP_MULTITASKING
227 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
Raul E Rangeldcd81142021-11-02 11:51:48 -0600228 select CBFS_PRELOAD
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600229 help
230 When enabled, the platform will use the LPC SPI DMA controller to
231 asynchronously load contents from the SPI ROM. This will improve
232 boot time because the CPUs can be performing useful work while the
233 SPI contents are being preloaded.
234
Raul E Rangeldcd81142021-11-02 11:51:48 -0600235config CBFS_CACHE_SIZE
236 hex
237 default 0x40000 if CBFS_PRELOAD
238
Raul E Rangel72616b32021-02-05 16:48:42 -0700239config RO_REGION_ONLY
240 string
241 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
242 default "apu/amdfw"
243
Shelley Chen4e9bb332021-10-20 15:43:45 -0700244config ECAM_MMCONF_BASE_ADDRESS
Felix Helddc2d3562020-12-02 14:38:53 +0100245 default 0xF8000000
246
Shelley Chen4e9bb332021-10-20 15:43:45 -0700247config ECAM_MMCONF_BUS_NUMBER
Felix Helddc2d3562020-12-02 14:38:53 +0100248 default 64
249
Felix Held88615622021-01-19 23:51:45 +0100250config MAX_CPUS
251 int
252 default 16
Felix Heldb77387f2021-04-23 22:16:04 +0200253 help
254 Maximum number of threads the platform can have.
Felix Held88615622021-01-19 23:51:45 +0100255
Felix Held8a3d4d52021-01-13 03:06:21 +0100256config CONSOLE_UART_BASE_ADDRESS
257 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
258 hex
259 default 0xfedc9000 if UART_FOR_CONSOLE = 0
260 default 0xfedca000 if UART_FOR_CONSOLE = 1
261
Felix Heldee2a3652021-02-09 23:43:17 +0100262config SMM_TSEG_SIZE
263 hex
Felix Helde22eef72021-02-10 22:22:07 +0100264 default 0x800000 if HAVE_SMI_HANDLER
Felix Heldee2a3652021-02-09 23:43:17 +0100265 default 0x0
266
267config SMM_RESERVED_SIZE
268 hex
269 default 0x180000
270
271config SMM_MODULE_STACK_SIZE
272 hex
273 default 0x800
274
Felix Held90b07012021-04-15 20:23:56 +0200275config ACPI_BERT
276 bool "Build ACPI BERT Table"
277 default y
278 depends on HAVE_ACPI_TABLES
279 help
280 Report Machine Check errors identified in POST to the OS in an
281 ACPI Boot Error Record Table.
282
283config ACPI_BERT_SIZE
284 hex
285 default 0x4000 if ACPI_BERT
286 default 0x0
287 help
288 Specify the amount of DRAM reserved for gathering the data used to
289 generate the ACPI table.
290
Zheng Bao7b13e4e2021-03-16 16:13:56 +0800291config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
292 int
293 default 150
294
Raul E Rangel95b3dc32021-03-24 16:53:37 -0600295config DISABLE_SPI_FLASH_ROM_SHARING
296 def_bool n
297 help
298 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
299 which indicates a board level ROM transaction request. This
300 removes arbitration with board and assumes the chipset controls
301 the SPI flash bus entirely.
302
Felix Held27b295b2021-03-25 01:20:41 +0100303config DISABLE_KEYBOARD_RESET_PIN
304 bool
305 help
306 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
307 signal. When this pin is used as GPIO and the keyboard reset
308 functionality isn't disabled, configuring it as an output and driving
309 it as 0 will cause a reset.
310
Jason Glenesk79542fa2021-03-10 03:50:57 -0800311config ACPI_SSDT_PSD_INDEPENDENT
312 bool "Allow core p-state independent transitions"
313 default y
314 help
315 AMD recommends the ACPI _PSD object to be configured to cause
316 cores to transition between p-states independently. A vendor may
317 choose to generate _PSD object to allow cores to transition together.
318
Zheng Baof51738d2021-01-20 16:43:52 +0800319menu "PSP Configuration Options"
320
321config AMD_FWM_POSITION_INDEX
322 int "Firmware Directory Table location (0 to 5)"
323 range 0 5
324 default 0 if BOARD_ROMSIZE_KB_512
325 default 1 if BOARD_ROMSIZE_KB_1024
326 default 2 if BOARD_ROMSIZE_KB_2048
327 default 3 if BOARD_ROMSIZE_KB_4096
328 default 4 if BOARD_ROMSIZE_KB_8192
329 default 5 if BOARD_ROMSIZE_KB_16384
330 help
331 Typically this is calculated by the ROM size, but there may
332 be situations where you want to put the firmware directory
333 table in a different location.
334 0: 512 KB - 0xFFFA0000
335 1: 1 MB - 0xFFF20000
336 2: 2 MB - 0xFFE20000
337 3: 4 MB - 0xFFC20000
338 4: 8 MB - 0xFF820000
339 5: 16 MB - 0xFF020000
340
341comment "AMD Firmware Directory Table set to location for 512KB ROM"
342 depends on AMD_FWM_POSITION_INDEX = 0
343comment "AMD Firmware Directory Table set to location for 1MB ROM"
344 depends on AMD_FWM_POSITION_INDEX = 1
345comment "AMD Firmware Directory Table set to location for 2MB ROM"
346 depends on AMD_FWM_POSITION_INDEX = 2
347comment "AMD Firmware Directory Table set to location for 4MB ROM"
348 depends on AMD_FWM_POSITION_INDEX = 3
349comment "AMD Firmware Directory Table set to location for 8MB ROM"
350 depends on AMD_FWM_POSITION_INDEX = 4
351comment "AMD Firmware Directory Table set to location for 16MB ROM"
352 depends on AMD_FWM_POSITION_INDEX = 5
353
354config AMDFW_CONFIG_FILE
355 string
356 default "src/soc/amd/cezanne/fw.cfg"
357
Rob Barnese09b6812021-04-15 17:21:19 -0600358config PSP_DISABLE_POSTCODES
359 bool "Disable PSP post codes"
360 help
361 Disables the output of port80 post codes from PSP.
362
Karthikeyan Ramasubramanian1a24d842022-03-16 16:27:49 -0600363config PSP_POSTCODES_ON_ESPI
364 bool "Use eSPI bus for PSP post codes"
365 depends on !PSP_DISABLE_POSTCODES
366 default y
367 help
368 Select to send PSP port80 post codes on eSPI bus.
369 If not selected, PSP port80 codes will be sent on LPC bus.
370
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700371config PSP_INIT_ESPI
372 bool "Initialize eSPI in PSP Stage 2 Boot Loader"
Rob Barnese09b6812021-04-15 17:21:19 -0600373 help
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700374 Select to initialize the eSPI controller in the PSP Stage 2 Boot
375 Loader.
Rob Barnese09b6812021-04-15 17:21:19 -0600376
Zheng Baof51738d2021-01-20 16:43:52 +0800377config PSP_LOAD_MP2_FW
378 bool
379 default n
380 help
381 Include the MP2 firmwares and configuration into the PSP build.
382
383 If unsure, answer 'n'
384
Zheng Baof51738d2021-01-20 16:43:52 +0800385config PSP_UNLOCK_SECURE_DEBUG
386 bool "Unlock secure debug"
387 default y
388 help
389 Select this item to enable secure debug options in PSP.
390
Raul E Rangel97b8b172021-02-24 16:59:32 -0700391config HAVE_PSP_WHITELIST_FILE
392 bool "Include a debug whitelist file in PSP build"
393 default n
394 help
395 Support secured unlock prior to reset using a whitelisted
396 serial number. This feature requires a signed whitelist image
397 and bootloader from AMD.
398
399 If unsure, answer 'n'
400
401config PSP_WHITELIST_FILE
402 string "Debug whitelist file path"
403 depends on HAVE_PSP_WHITELIST_FILE
404 default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin"
405
Zheng Baoc5b912f72022-02-11 11:53:32 +0800406config HAVE_SPL_FILE
407 bool "Have a mainboard specific SPL table file"
408 default n
409 help
410 Have a mainboard specific SPL table file, which is created by AMD
411 and put to 3rdparty/blobs.
412
413 If unsure, answer 'n'
414
415config SPL_TABLE_FILE
416 string "SPL table file"
417 depends on HAVE_SPL_FILE
418 default "3rdparty/amd_blobs/cezanne/PSP/TypeId0x55_SplTableBl_CZN.sbin"
419
Martin Rothfdad5ad2021-04-16 11:36:01 -0600420config PSP_SOFTFUSE_BITS
421 string "PSP Soft Fuse bits to enable"
422 default "28 6"
423 help
424 Space separated list of Soft Fuse bits to enable.
425 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
426 Bit 7: Disable PSP postcodes on Renoir and newer chips only
427 (Set by PSP_DISABLE_PORT80)
428 Bit 15: PSP post code destination: 0=LPC 1=eSPI
429 (Set by PSP_INITIALIZE_ESPI)
430 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
431
432 See #55758 (NDA) for additional bit definitions.
433
Kangheui Won66c5f252021-04-20 17:30:29 +1000434config PSP_VERSTAGE_FILE
435 string "Specify the PSP_verstage file path"
436 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600437 default "\$(obj)/psp_verstage.bin"
Kangheui Won66c5f252021-04-20 17:30:29 +1000438 help
439 Add psp_verstage file to the build & PSP Directory Table
440
441config PSP_VERSTAGE_SIGNING_TOKEN
442 string "Specify the PSP_verstage Signature Token file path"
443 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
444 default ""
445 help
446 Add psp_verstage signature token to the build & PSP Directory Table
447
Zheng Baof51738d2021-01-20 16:43:52 +0800448endmenu
449
Raul E Rangel06d1e4d2021-04-09 14:42:06 -0600450config VBOOT
451 select VBOOT_VBNV_CMOS
452 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
453
Kangheui Won66c5f252021-04-20 17:30:29 +1000454config VBOOT_STARTS_BEFORE_BOOTBLOCK
455 def_bool n
456 depends on VBOOT
457 select ARCH_VERSTAGE_ARMV7
458 help
459 Runs verstage on the PSP. Only available on
Jon Murphyc4e90452022-06-28 10:36:23 -0600460 certain ChromeOS branded parts from AMD.
Kangheui Won66c5f252021-04-20 17:30:29 +1000461
462config VBOOT_HASH_BLOCK_SIZE
463 hex
464 default 0x9000
465 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
466 help
467 Because the bulk of the time in psp_verstage to hash the RO cbfs is
468 spent in the overhead of doing svc calls, increasing the hash block
469 size significantly cuts the verstage hashing time as seen below.
470
471 4k takes 180ms
472 16k takes 44ms
473 32k takes 33.7ms
474 36k takes 32.5ms
475 There's actually still room for an even bigger stack, but we've
476 reached a point of diminishing returns.
477
478config CMOS_RECOVERY_BYTE
479 hex
480 default 0x51
481 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
482 help
483 If the workbuf is not passed from the PSP to coreboot, set the
484 recovery flag and reboot. The PSP will read this byte, mark the
485 recovery request in VBNV, and reset the system into recovery mode.
486
487 This is the byte before the default first byte used by VBNV
488 (0x26 + 0x0E - 1)
489
Matt DeVillierf9fea862022-10-04 16:41:28 -0500490if VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000491
492config RWA_REGION_ONLY
493 string
494 default "apu/amdfw_a"
495 help
496 Add a space-delimited list of filenames that should only be in the
497 RW-A section.
498
Matt DeVillierf9fea862022-10-04 16:41:28 -0500499endif # VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
500
501if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
502
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000503config RWB_REGION_ONLY
504 string
505 default "apu/amdfw_b"
506 help
507 Add a space-delimited list of filenames that should only be in the
508 RW-B section.
509
510endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
511
Felix Helddc2d3562020-12-02 14:38:53 +0100512endif # SOC_AMD_CEZANNE