blob: ce1688941abae232826e107203d00c83b9824bb3 [file] [log] [blame]
Felix Helddc2d3562020-12-02 14:38:53 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3config SOC_AMD_CEZANNE
4 bool
5 help
6 AMD Cezanne support
7
8if SOC_AMD_CEZANNE
9
10config SOC_SPECIFIC_OPTIONS
11 def_bool y
Raul E Rangel24d024a2021-02-12 16:07:43 -070012 select ACPI_SOC_NVS
Felix Helddc2d3562020-12-02 14:38:53 +010013 select ARCH_BOOTBLOCK_X86_32
Kangheui Won66c5f252021-04-20 17:30:29 +100014 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010015 select ARCH_ROMSTAGE_X86_32
16 select ARCH_RAMSTAGE_X86_32
Angel Pons8e035e32021-06-22 12:58:20 +020017 select ARCH_X86
Raul E Rangel54616622021-02-05 17:29:12 -070018 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Mathew Kingc519bff2021-03-04 08:26:51 -070019 select DRIVERS_USB_ACPI
20 select DRIVERS_USB_PCI_XHCI
Raul E Rangel2bcf99f2021-11-08 16:58:26 -070021 select FSP_COMPRESS_FSP_M_LZMA if !ASYNC_FILE_LOADING
22 select FSP_COMPRESS_FSP_M_LZ4 if ASYNC_FILE_LOADING
Raul E Rangeldc63bbd2021-11-08 14:10:45 -070023 select FSP_COMPRESS_FSP_S_LZ4
Raul E Rangele925af22021-03-30 16:32:20 -060024 select GENERIC_GPIO_LIB
Felix Held86024952021-02-03 23:44:28 +010025 select HAVE_ACPI_TABLES
Felix Held44f41532020-12-09 02:01:16 +010026 select HAVE_CF9_RESET
Felix Held227c6492021-03-22 14:44:58 +010027 select HAVE_EM100_SUPPORT
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060028 select HAVE_FSP_GOP
Felix Heldee2a3652021-02-09 23:43:17 +010029 select HAVE_SMI_HANDLER
Felix Heldcb977342021-01-19 20:36:38 +010030 select IDT_IN_EVERY_STAGE
Felix Held7aacdd12021-02-10 23:27:47 +010031 select PARALLEL_MP_AP_WORK
Felix Held8d0a6092021-01-14 01:40:50 +010032 select PLATFORM_USES_FSP2_0
Raul E Rangel95b3dc32021-03-24 16:53:37 -060033 select PROVIDES_ROM_SHARING
Karthikeyan Ramasubramanian1140b7c2021-09-17 16:33:35 -060034 select PSP_VERSTAGE_CCP_DMA if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010035 select RESET_VECTOR_IN_RAM
Felix Held7cd81b92021-02-11 14:58:08 +010036 select RTC
Felix Helddc2d3562020-12-02 14:38:53 +010037 select SOC_AMD_COMMON
Fred Reitberger6f0b5b32022-02-08 11:55:48 -050038 select SOC_AMD_COMMON_BLOCK_ACP_GEN1
Felix Heldbb4bee852021-02-10 16:53:53 +010039 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held64de2c12020-12-05 20:53:59 +010040 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Helddd882f32021-05-12 01:23:50 +020041 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Felix Held8f7f4bf2022-08-03 22:10:05 +020042 select SOC_AMD_COMMON_BLOCK_ACPI_CPPC
Eric Lai65b0afe2021-04-09 11:50:48 +080043 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Glenesk8d354282021-07-20 05:21:54 -070044 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held62ef88f2020-12-08 23:18:19 +010045 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held9a6bc072021-03-05 00:14:08 +010046 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held07462ef2020-12-11 15:55:45 +010047 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Heldea32c522021-02-13 01:42:44 +010048 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060049 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Felix Held28e23532021-02-24 20:52:08 +010050 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Baob0f00ed2021-03-16 15:28:49 +080051 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held556d1cc2022-02-02 22:11:52 +010052 select SOC_AMD_COMMON_BLOCK_I2C_PAD_CTRL
Raul E Rangel3acc5152021-06-09 13:36:10 -060053 select SOC_AMD_COMMON_BLOCK_IOMMU
Zheng Bao3da55692021-01-26 18:30:18 +080054 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020055 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Helddc2d3562020-12-02 14:38:53 +010056 select SOC_AMD_COMMON_BLOCK_NONCAR
Raul E Rangela6529e72021-02-09 14:38:36 -070057 select SOC_AMD_COMMON_BLOCK_PCI
Felix Helddc2d3562020-12-02 14:38:53 +010058 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Raul E Rangele4f83172021-05-10 14:49:55 -060059 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Karthikeyan Ramasubramanianf62bbc82021-03-30 15:19:12 -060060 select SOC_AMD_COMMON_BLOCK_PM
Martin Roth31f7a722021-03-23 14:53:58 -060061 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held338d6702021-01-29 23:13:56 +010062 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Felix Held4be064a2020-12-08 17:21:04 +010063 select SOC_AMD_COMMON_BLOCK_SMBUS
Zheng Bao02a5ddd2020-12-15 22:16:51 +080064 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010065 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held7f3f52d2021-03-03 18:56:41 +010066 select SOC_AMD_COMMON_BLOCK_SMU
Raul E Rangel54616622021-02-05 17:29:12 -070067 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held65783fb2020-12-04 17:38:46 +010068 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held8a3d4d52021-01-13 03:06:21 +010069 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel35dc4b02021-02-12 16:04:27 -070070 select SOC_AMD_COMMON_BLOCK_UCODE
Felix Heldd5ab24c2022-08-08 22:57:31 +020071 select SOC_AMD_COMMON_FSP_CCX_CPPC_HOB
Nikolai Vyssotskicbc7c502021-04-28 18:24:28 -050072 select SOC_AMD_COMMON_FSP_DMI_TABLES
Raul E Rangelfd7ed872021-05-04 15:42:09 -060073 select SOC_AMD_COMMON_FSP_PCI
Felix Heldcc975c52021-01-23 00:18:08 +010074 select SSE2
Felix Held8d0a6092021-01-14 01:40:50 +010075 select UDK_2017_BINDING
Subrata Banik34f26b22022-02-10 12:38:02 +053076 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
77 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
78 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Karthikeyan Ramasubramanianbef5c402021-11-18 12:28:31 -070079 select VBOOT_DEFINE_WIDEVINE_COUNTERS if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Heldf09221c2021-01-22 23:50:54 +010080 select X86_AMD_FIXED_MTRRS
Subrata Banik9f91ced2021-07-28 15:38:32 +053081 select X86_INIT_NEED_1_SIPI
Felix Helddc2d3562020-12-02 14:38:53 +010082
Angel Pons6f5a6582021-06-22 15:18:07 +020083config ARCH_ALL_STAGES_X86
84 default n
85
Furquan Shaikh696f4ea2021-01-08 11:48:52 -080086config CHIPSET_DEVICETREE
87 string
88 default "soc/amd/cezanne/chipset.cb"
89
Felix Helddc2d3562020-12-02 14:38:53 +010090config EARLY_RESERVED_DRAM_BASE
91 hex
92 default 0x2000000
93 help
94 This variable defines the base address of the DRAM which is reserved
95 for usage by coreboot in early stages (i.e. before ramstage is up).
96 This memory gets reserved in BIOS tables to ensure that the OS does
97 not use it, thus preventing corruption of OS memory in case of S3
98 resume.
99
100config EARLYRAM_BSP_STACK_SIZE
101 hex
102 default 0x1000
103
104config PSP_APOB_DRAM_ADDRESS
105 hex
106 default 0x2001000
107 help
108 Location in DRAM where the PSP will copy the AGESA PSP Output
109 Block.
110
Fred Reitberger475e2822022-07-14 11:06:30 -0400111config PSP_APOB_DRAM_SIZE
112 hex
113 default 0x10000
114
Kangheui Won66c5f252021-04-20 17:30:29 +1000115config PSP_SHAREDMEM_BASE
116 hex
117 default 0x2011000 if VBOOT
118 default 0x0
119 help
120 This variable defines the base address in DRAM memory where PSP copies
121 the vboot workbuf. This is used in the linker script to have a static
122 allocation for the buffer as well as for adding relevant entries in
123 the BIOS directory table for the PSP.
124
125config PSP_SHAREDMEM_SIZE
126 hex
127 default 0x8000 if VBOOT
128 default 0x0
129 help
130 Sets the maximum size for the PSP to pass the vboot workbuf and
131 any logs or timestamps back to coreboot. This will be copied
132 into main memory by the PSP and will be available when the x86 is
133 started. The workbuf's base depends on the address of the reset
134 vector.
135
Raul E Rangel86302a82022-01-18 15:29:54 -0700136config PRE_X86_CBMEM_CONSOLE_SIZE
137 hex
138 default 0x1600
139 help
140 Size of the CBMEM console used in PSP verstage.
141
Felix Helddc2d3562020-12-02 14:38:53 +0100142config PRERAM_CBMEM_CONSOLE_SIZE
143 hex
Raul E Rangel9d93b162022-01-13 13:43:57 -0700144 default 0x2000
Felix Helddc2d3562020-12-02 14:38:53 +0100145 help
146 Increase this value if preram cbmem console is getting truncated
147
Kangheui Won4020aa72021-05-20 09:56:39 +1000148config CBFS_MCACHE_SIZE
149 hex
150 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
151
Felix Helddc2d3562020-12-02 14:38:53 +0100152config C_ENV_BOOTBLOCK_SIZE
153 hex
154 default 0x10000
155 help
156 Sets the size of the bootblock stage that should be loaded in DRAM.
157 This variable controls the DRAM allocation size in linker script
158 for bootblock stage.
159
Felix Helddc2d3562020-12-02 14:38:53 +0100160config ROMSTAGE_ADDR
161 hex
162 default 0x2040000
163 help
164 Sets the address in DRAM where romstage should be loaded.
165
166config ROMSTAGE_SIZE
167 hex
168 default 0x80000
169 help
170 Sets the size of DRAM allocation for romstage in linker script.
171
172config FSP_M_ADDR
173 hex
174 default 0x20C0000
175 help
176 Sets the address in DRAM where FSP-M should be loaded. cbfstool
177 performs relocation of FSP-M to this address.
178
179config FSP_M_SIZE
180 hex
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600181 default 0xC0000
Felix Helddc2d3562020-12-02 14:38:53 +0100182 help
183 Sets the size of DRAM allocation for FSP-M in linker script.
184
Felix Held8d0a6092021-01-14 01:40:50 +0100185config FSP_TEMP_RAM_SIZE
186 hex
187 default 0x40000
188 help
189 The amount of coreboot-allocated heap and stack usage by the FSP.
190
Raul E Rangel72616b32021-02-05 16:48:42 -0700191config VERSTAGE_ADDR
192 hex
193 depends on VBOOT_SEPARATE_VERSTAGE
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600194 default 0x2180000
Raul E Rangel72616b32021-02-05 16:48:42 -0700195 help
196 Sets the address in DRAM where verstage should be loaded if running
197 as a separate stage on x86.
198
199config VERSTAGE_SIZE
200 hex
201 depends on VBOOT_SEPARATE_VERSTAGE
202 default 0x80000
203 help
204 Sets the size of DRAM allocation for verstage in linker script if
205 running as a separate stage on x86.
206
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600207config ASYNC_FILE_LOADING
208 bool "Loads files from SPI asynchronously"
209 select COOP_MULTITASKING
210 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
Raul E Rangeldcd81142021-11-02 11:51:48 -0600211 select CBFS_PRELOAD
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600212 help
213 When enabled, the platform will use the LPC SPI DMA controller to
214 asynchronously load contents from the SPI ROM. This will improve
215 boot time because the CPUs can be performing useful work while the
216 SPI contents are being preloaded.
217
Raul E Rangeldcd81142021-11-02 11:51:48 -0600218config CBFS_CACHE_SIZE
219 hex
220 default 0x40000 if CBFS_PRELOAD
221
Raul E Rangel72616b32021-02-05 16:48:42 -0700222config RO_REGION_ONLY
223 string
224 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
225 default "apu/amdfw"
226
Shelley Chen4e9bb332021-10-20 15:43:45 -0700227config ECAM_MMCONF_BASE_ADDRESS
Felix Helddc2d3562020-12-02 14:38:53 +0100228 default 0xF8000000
229
Shelley Chen4e9bb332021-10-20 15:43:45 -0700230config ECAM_MMCONF_BUS_NUMBER
Felix Helddc2d3562020-12-02 14:38:53 +0100231 default 64
232
Felix Held88615622021-01-19 23:51:45 +0100233config MAX_CPUS
234 int
235 default 16
Felix Heldb77387f2021-04-23 22:16:04 +0200236 help
237 Maximum number of threads the platform can have.
Felix Held88615622021-01-19 23:51:45 +0100238
Felix Held8a3d4d52021-01-13 03:06:21 +0100239config CONSOLE_UART_BASE_ADDRESS
240 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
241 hex
242 default 0xfedc9000 if UART_FOR_CONSOLE = 0
243 default 0xfedca000 if UART_FOR_CONSOLE = 1
244
Felix Heldee2a3652021-02-09 23:43:17 +0100245config SMM_TSEG_SIZE
246 hex
Felix Helde22eef72021-02-10 22:22:07 +0100247 default 0x800000 if HAVE_SMI_HANDLER
Felix Heldee2a3652021-02-09 23:43:17 +0100248 default 0x0
249
250config SMM_RESERVED_SIZE
251 hex
252 default 0x180000
253
254config SMM_MODULE_STACK_SIZE
255 hex
256 default 0x800
257
Felix Held90b07012021-04-15 20:23:56 +0200258config ACPI_BERT
259 bool "Build ACPI BERT Table"
260 default y
261 depends on HAVE_ACPI_TABLES
262 help
263 Report Machine Check errors identified in POST to the OS in an
264 ACPI Boot Error Record Table.
265
266config ACPI_BERT_SIZE
267 hex
268 default 0x4000 if ACPI_BERT
269 default 0x0
270 help
271 Specify the amount of DRAM reserved for gathering the data used to
272 generate the ACPI table.
273
Zheng Bao7b13e4e2021-03-16 16:13:56 +0800274config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
275 int
276 default 150
277
Raul E Rangel95b3dc32021-03-24 16:53:37 -0600278config DISABLE_SPI_FLASH_ROM_SHARING
279 def_bool n
280 help
281 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
282 which indicates a board level ROM transaction request. This
283 removes arbitration with board and assumes the chipset controls
284 the SPI flash bus entirely.
285
Felix Held27b295b2021-03-25 01:20:41 +0100286config DISABLE_KEYBOARD_RESET_PIN
287 bool
288 help
289 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
290 signal. When this pin is used as GPIO and the keyboard reset
291 functionality isn't disabled, configuring it as an output and driving
292 it as 0 will cause a reset.
293
Jason Glenesk79542fa2021-03-10 03:50:57 -0800294config ACPI_SSDT_PSD_INDEPENDENT
295 bool "Allow core p-state independent transitions"
296 default y
297 help
298 AMD recommends the ACPI _PSD object to be configured to cause
299 cores to transition between p-states independently. A vendor may
300 choose to generate _PSD object to allow cores to transition together.
301
Zheng Baof51738d2021-01-20 16:43:52 +0800302menu "PSP Configuration Options"
303
304config AMD_FWM_POSITION_INDEX
305 int "Firmware Directory Table location (0 to 5)"
306 range 0 5
307 default 0 if BOARD_ROMSIZE_KB_512
308 default 1 if BOARD_ROMSIZE_KB_1024
309 default 2 if BOARD_ROMSIZE_KB_2048
310 default 3 if BOARD_ROMSIZE_KB_4096
311 default 4 if BOARD_ROMSIZE_KB_8192
312 default 5 if BOARD_ROMSIZE_KB_16384
313 help
314 Typically this is calculated by the ROM size, but there may
315 be situations where you want to put the firmware directory
316 table in a different location.
317 0: 512 KB - 0xFFFA0000
318 1: 1 MB - 0xFFF20000
319 2: 2 MB - 0xFFE20000
320 3: 4 MB - 0xFFC20000
321 4: 8 MB - 0xFF820000
322 5: 16 MB - 0xFF020000
323
324comment "AMD Firmware Directory Table set to location for 512KB ROM"
325 depends on AMD_FWM_POSITION_INDEX = 0
326comment "AMD Firmware Directory Table set to location for 1MB ROM"
327 depends on AMD_FWM_POSITION_INDEX = 1
328comment "AMD Firmware Directory Table set to location for 2MB ROM"
329 depends on AMD_FWM_POSITION_INDEX = 2
330comment "AMD Firmware Directory Table set to location for 4MB ROM"
331 depends on AMD_FWM_POSITION_INDEX = 3
332comment "AMD Firmware Directory Table set to location for 8MB ROM"
333 depends on AMD_FWM_POSITION_INDEX = 4
334comment "AMD Firmware Directory Table set to location for 16MB ROM"
335 depends on AMD_FWM_POSITION_INDEX = 5
336
337config AMDFW_CONFIG_FILE
338 string
339 default "src/soc/amd/cezanne/fw.cfg"
340
Rob Barnese09b6812021-04-15 17:21:19 -0600341config PSP_DISABLE_POSTCODES
342 bool "Disable PSP post codes"
343 help
344 Disables the output of port80 post codes from PSP.
345
Karthikeyan Ramasubramanian1a24d842022-03-16 16:27:49 -0600346config PSP_POSTCODES_ON_ESPI
347 bool "Use eSPI bus for PSP post codes"
348 depends on !PSP_DISABLE_POSTCODES
349 default y
350 help
351 Select to send PSP port80 post codes on eSPI bus.
352 If not selected, PSP port80 codes will be sent on LPC bus.
353
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700354config PSP_INIT_ESPI
355 bool "Initialize eSPI in PSP Stage 2 Boot Loader"
Rob Barnese09b6812021-04-15 17:21:19 -0600356 help
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700357 Select to initialize the eSPI controller in the PSP Stage 2 Boot
358 Loader.
Rob Barnese09b6812021-04-15 17:21:19 -0600359
Zheng Baof51738d2021-01-20 16:43:52 +0800360config PSP_LOAD_MP2_FW
361 bool
362 default n
363 help
364 Include the MP2 firmwares and configuration into the PSP build.
365
366 If unsure, answer 'n'
367
Zheng Baof51738d2021-01-20 16:43:52 +0800368config PSP_UNLOCK_SECURE_DEBUG
369 bool "Unlock secure debug"
370 default y
371 help
372 Select this item to enable secure debug options in PSP.
373
Raul E Rangel97b8b172021-02-24 16:59:32 -0700374config HAVE_PSP_WHITELIST_FILE
375 bool "Include a debug whitelist file in PSP build"
376 default n
377 help
378 Support secured unlock prior to reset using a whitelisted
379 serial number. This feature requires a signed whitelist image
380 and bootloader from AMD.
381
382 If unsure, answer 'n'
383
384config PSP_WHITELIST_FILE
385 string "Debug whitelist file path"
386 depends on HAVE_PSP_WHITELIST_FILE
387 default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin"
388
Zheng Baoc5b912f72022-02-11 11:53:32 +0800389config HAVE_SPL_FILE
390 bool "Have a mainboard specific SPL table file"
391 default n
392 help
393 Have a mainboard specific SPL table file, which is created by AMD
394 and put to 3rdparty/blobs.
395
396 If unsure, answer 'n'
397
398config SPL_TABLE_FILE
399 string "SPL table file"
400 depends on HAVE_SPL_FILE
401 default "3rdparty/amd_blobs/cezanne/PSP/TypeId0x55_SplTableBl_CZN.sbin"
402
Martin Rothfdad5ad2021-04-16 11:36:01 -0600403config PSP_SOFTFUSE_BITS
404 string "PSP Soft Fuse bits to enable"
405 default "28 6"
406 help
407 Space separated list of Soft Fuse bits to enable.
408 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
409 Bit 7: Disable PSP postcodes on Renoir and newer chips only
410 (Set by PSP_DISABLE_PORT80)
411 Bit 15: PSP post code destination: 0=LPC 1=eSPI
412 (Set by PSP_INITIALIZE_ESPI)
413 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
414
415 See #55758 (NDA) for additional bit definitions.
416
Kangheui Won66c5f252021-04-20 17:30:29 +1000417config PSP_VERSTAGE_FILE
418 string "Specify the PSP_verstage file path"
419 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600420 default "\$(obj)/psp_verstage.bin"
Kangheui Won66c5f252021-04-20 17:30:29 +1000421 help
422 Add psp_verstage file to the build & PSP Directory Table
423
424config PSP_VERSTAGE_SIGNING_TOKEN
425 string "Specify the PSP_verstage Signature Token file path"
426 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
427 default ""
428 help
429 Add psp_verstage signature token to the build & PSP Directory Table
430
Zheng Baof51738d2021-01-20 16:43:52 +0800431endmenu
432
Raul E Rangel06d1e4d2021-04-09 14:42:06 -0600433config VBOOT
434 select VBOOT_VBNV_CMOS
435 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
436
Kangheui Won66c5f252021-04-20 17:30:29 +1000437config VBOOT_STARTS_BEFORE_BOOTBLOCK
438 def_bool n
439 depends on VBOOT
440 select ARCH_VERSTAGE_ARMV7
441 help
442 Runs verstage on the PSP. Only available on
Jon Murphyc4e90452022-06-28 10:36:23 -0600443 certain ChromeOS branded parts from AMD.
Kangheui Won66c5f252021-04-20 17:30:29 +1000444
445config VBOOT_HASH_BLOCK_SIZE
446 hex
447 default 0x9000
448 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
449 help
450 Because the bulk of the time in psp_verstage to hash the RO cbfs is
451 spent in the overhead of doing svc calls, increasing the hash block
452 size significantly cuts the verstage hashing time as seen below.
453
454 4k takes 180ms
455 16k takes 44ms
456 32k takes 33.7ms
457 36k takes 32.5ms
458 There's actually still room for an even bigger stack, but we've
459 reached a point of diminishing returns.
460
461config CMOS_RECOVERY_BYTE
462 hex
463 default 0x51
464 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
465 help
466 If the workbuf is not passed from the PSP to coreboot, set the
467 recovery flag and reboot. The PSP will read this byte, mark the
468 recovery request in VBNV, and reset the system into recovery mode.
469
470 This is the byte before the default first byte used by VBNV
471 (0x26 + 0x0E - 1)
472
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000473if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
474
475config RWA_REGION_ONLY
476 string
477 default "apu/amdfw_a"
478 help
479 Add a space-delimited list of filenames that should only be in the
480 RW-A section.
481
482config RWB_REGION_ONLY
483 string
484 default "apu/amdfw_b"
485 help
486 Add a space-delimited list of filenames that should only be in the
487 RW-B section.
488
489endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
490
Felix Helddc2d3562020-12-02 14:38:53 +0100491endif # SOC_AMD_CEZANNE