blob: a27b26d12444b82ae322055bccd044748fa27c38 [file] [log] [blame]
Felix Helddc2d3562020-12-02 14:38:53 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3config SOC_AMD_CEZANNE
4 bool
5 help
6 AMD Cezanne support
7
8if SOC_AMD_CEZANNE
9
10config SOC_SPECIFIC_OPTIONS
11 def_bool y
Raul E Rangel24d024a2021-02-12 16:07:43 -070012 select ACPI_SOC_NVS
Felix Helddc2d3562020-12-02 14:38:53 +010013 select ARCH_BOOTBLOCK_X86_32
14 select ARCH_VERSTAGE_X86_32
15 select ARCH_ROMSTAGE_X86_32
16 select ARCH_RAMSTAGE_X86_32
Raul E Rangel54616622021-02-05 17:29:12 -070017 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Mathew Kingc519bff2021-03-04 08:26:51 -070018 select DRIVERS_USB_ACPI
Zheng Bao7b13e4e2021-03-16 16:13:56 +080019 select DRIVERS_I2C_DESIGNWARE
Mathew Kingc519bff2021-03-04 08:26:51 -070020 select DRIVERS_USB_PCI_XHCI
Felix Heldc9634992021-01-26 21:35:39 +010021 select FSP_COMPRESS_FSP_M_LZMA
22 select FSP_COMPRESS_FSP_S_LZMA
Raul E Rangele925af22021-03-30 16:32:20 -060023 select GENERIC_GPIO_LIB
Felix Held86024952021-02-03 23:44:28 +010024 select HAVE_ACPI_TABLES
Felix Held44f41532020-12-09 02:01:16 +010025 select HAVE_CF9_RESET
Felix Held227c6492021-03-22 14:44:58 +010026 select HAVE_EM100_SUPPORT
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060027 select HAVE_FSP_GOP
Felix Heldee2a3652021-02-09 23:43:17 +010028 select HAVE_SMI_HANDLER
Felix Heldcb977342021-01-19 20:36:38 +010029 select IDT_IN_EVERY_STAGE
Felix Held4be064a2020-12-08 17:21:04 +010030 select IOAPIC
Felix Held7aacdd12021-02-10 23:27:47 +010031 select PARALLEL_MP
32 select PARALLEL_MP_AP_WORK
Felix Held8d0a6092021-01-14 01:40:50 +010033 select PLATFORM_USES_FSP2_0
Raul E Rangel95b3dc32021-03-24 16:53:37 -060034 select PROVIDES_ROM_SHARING
Felix Helddc2d3562020-12-02 14:38:53 +010035 select RESET_VECTOR_IN_RAM
Felix Held7cd81b92021-02-11 14:58:08 +010036 select RTC
Felix Helddc2d3562020-12-02 14:38:53 +010037 select SOC_AMD_COMMON
Felix Heldbb4bee852021-02-10 16:53:53 +010038 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held64de2c12020-12-05 20:53:59 +010039 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Eric Lai65b0afe2021-04-09 11:50:48 +080040 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Felix Held62ef88f2020-12-08 23:18:19 +010041 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held9a6bc072021-03-05 00:14:08 +010042 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held07462ef2020-12-11 15:55:45 +010043 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Heldea32c522021-02-13 01:42:44 +010044 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060045 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Felix Held28e23532021-02-24 20:52:08 +010046 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Baob0f00ed2021-03-16 15:28:49 +080047 select SOC_AMD_COMMON_BLOCK_I2C
Zheng Bao3da55692021-01-26 18:30:18 +080048 select SOC_AMD_COMMON_BLOCK_LPC
Felix Helddc2d3562020-12-02 14:38:53 +010049 select SOC_AMD_COMMON_BLOCK_NONCAR
Raul E Rangela6529e72021-02-09 14:38:36 -070050 select SOC_AMD_COMMON_BLOCK_PCI
Felix Helddc2d3562020-12-02 14:38:53 +010051 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Karthikeyan Ramasubramanianf62bbc82021-03-30 15:19:12 -060052 select SOC_AMD_COMMON_BLOCK_PM
Felix Held338d6702021-01-29 23:13:56 +010053 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Felix Held4be064a2020-12-08 17:21:04 +010054 select SOC_AMD_COMMON_BLOCK_SMBUS
Zheng Bao02a5ddd2020-12-15 22:16:51 +080055 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010056 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held7f3f52d2021-03-03 18:56:41 +010057 select SOC_AMD_COMMON_BLOCK_SMU
Raul E Rangel54616622021-02-05 17:29:12 -070058 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held65783fb2020-12-04 17:38:46 +010059 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held8a3d4d52021-01-13 03:06:21 +010060 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel35dc4b02021-02-12 16:04:27 -070061 select SOC_AMD_COMMON_BLOCK_UCODE
Felix Heldcc975c52021-01-23 00:18:08 +010062 select SSE2
Felix Held8d0a6092021-01-14 01:40:50 +010063 select UDK_2017_BINDING
Felix Heldf09221c2021-01-22 23:50:54 +010064 select X86_AMD_FIXED_MTRRS
Felix Held7aacdd12021-02-10 23:27:47 +010065 select X86_AMD_INIT_SIPI
Felix Helddc2d3562020-12-02 14:38:53 +010066
Raul E Rangel35dc4b02021-02-12 16:04:27 -070067config SOC_AMD_COMMON_BLOCK_UCODE_SIZE
68 default 5568
69
Furquan Shaikh696f4ea2021-01-08 11:48:52 -080070config CHIPSET_DEVICETREE
71 string
72 default "soc/amd/cezanne/chipset.cb"
73
Felix Helddc2d3562020-12-02 14:38:53 +010074config EARLY_RESERVED_DRAM_BASE
75 hex
76 default 0x2000000
77 help
78 This variable defines the base address of the DRAM which is reserved
79 for usage by coreboot in early stages (i.e. before ramstage is up).
80 This memory gets reserved in BIOS tables to ensure that the OS does
81 not use it, thus preventing corruption of OS memory in case of S3
82 resume.
83
84config EARLYRAM_BSP_STACK_SIZE
85 hex
86 default 0x1000
87
88config PSP_APOB_DRAM_ADDRESS
89 hex
90 default 0x2001000
91 help
92 Location in DRAM where the PSP will copy the AGESA PSP Output
93 Block.
94
95config PRERAM_CBMEM_CONSOLE_SIZE
96 hex
97 default 0x1600
98 help
99 Increase this value if preram cbmem console is getting truncated
100
Felix Helddc2d3562020-12-02 14:38:53 +0100101config C_ENV_BOOTBLOCK_SIZE
102 hex
103 default 0x10000
104 help
105 Sets the size of the bootblock stage that should be loaded in DRAM.
106 This variable controls the DRAM allocation size in linker script
107 for bootblock stage.
108
Felix Helddc2d3562020-12-02 14:38:53 +0100109config ROMSTAGE_ADDR
110 hex
111 default 0x2040000
112 help
113 Sets the address in DRAM where romstage should be loaded.
114
115config ROMSTAGE_SIZE
116 hex
117 default 0x80000
118 help
119 Sets the size of DRAM allocation for romstage in linker script.
120
121config FSP_M_ADDR
122 hex
123 default 0x20C0000
124 help
125 Sets the address in DRAM where FSP-M should be loaded. cbfstool
126 performs relocation of FSP-M to this address.
127
128config FSP_M_SIZE
129 hex
130 default 0x80000
131 help
132 Sets the size of DRAM allocation for FSP-M in linker script.
133
Felix Held8d0a6092021-01-14 01:40:50 +0100134config FSP_TEMP_RAM_SIZE
135 hex
136 default 0x40000
137 help
138 The amount of coreboot-allocated heap and stack usage by the FSP.
139
Raul E Rangel72616b32021-02-05 16:48:42 -0700140config VERSTAGE_ADDR
141 hex
142 depends on VBOOT_SEPARATE_VERSTAGE
143 default 0x2140000
144 help
145 Sets the address in DRAM where verstage should be loaded if running
146 as a separate stage on x86.
147
148config VERSTAGE_SIZE
149 hex
150 depends on VBOOT_SEPARATE_VERSTAGE
151 default 0x80000
152 help
153 Sets the size of DRAM allocation for verstage in linker script if
154 running as a separate stage on x86.
155
Felix Helddc2d3562020-12-02 14:38:53 +0100156config RAMBASE
157 hex
158 default 0x10000000
159
Raul E Rangel72616b32021-02-05 16:48:42 -0700160config RO_REGION_ONLY
161 string
162 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
163 default "apu/amdfw"
164
Felix Helddc2d3562020-12-02 14:38:53 +0100165config CPU_ADDR_BITS
166 int
167 default 48
168
169config MMCONF_BASE_ADDRESS
Felix Helddc2d3562020-12-02 14:38:53 +0100170 default 0xF8000000
171
172config MMCONF_BUS_NUMBER
Felix Helddc2d3562020-12-02 14:38:53 +0100173 default 64
174
Felix Held88615622021-01-19 23:51:45 +0100175config MAX_CPUS
176 int
177 default 16
178
Felix Held8a3d4d52021-01-13 03:06:21 +0100179config CONSOLE_UART_BASE_ADDRESS
180 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
181 hex
182 default 0xfedc9000 if UART_FOR_CONSOLE = 0
183 default 0xfedca000 if UART_FOR_CONSOLE = 1
184
Felix Heldee2a3652021-02-09 23:43:17 +0100185config SMM_TSEG_SIZE
186 hex
Felix Helde22eef72021-02-10 22:22:07 +0100187 default 0x800000 if HAVE_SMI_HANDLER
Felix Heldee2a3652021-02-09 23:43:17 +0100188 default 0x0
189
190config SMM_RESERVED_SIZE
191 hex
192 default 0x180000
193
194config SMM_MODULE_STACK_SIZE
195 hex
196 default 0x800
197
Zheng Bao7b13e4e2021-03-16 16:13:56 +0800198config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
199 int
200 default 150
201
Raul E Rangel95b3dc32021-03-24 16:53:37 -0600202config DISABLE_SPI_FLASH_ROM_SHARING
203 def_bool n
204 help
205 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
206 which indicates a board level ROM transaction request. This
207 removes arbitration with board and assumes the chipset controls
208 the SPI flash bus entirely.
209
Felix Held27b295b2021-03-25 01:20:41 +0100210config DISABLE_KEYBOARD_RESET_PIN
211 bool
212 help
213 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
214 signal. When this pin is used as GPIO and the keyboard reset
215 functionality isn't disabled, configuring it as an output and driving
216 it as 0 will cause a reset.
217
Zheng Baof51738d2021-01-20 16:43:52 +0800218menu "PSP Configuration Options"
219
220config AMD_FWM_POSITION_INDEX
221 int "Firmware Directory Table location (0 to 5)"
222 range 0 5
223 default 0 if BOARD_ROMSIZE_KB_512
224 default 1 if BOARD_ROMSIZE_KB_1024
225 default 2 if BOARD_ROMSIZE_KB_2048
226 default 3 if BOARD_ROMSIZE_KB_4096
227 default 4 if BOARD_ROMSIZE_KB_8192
228 default 5 if BOARD_ROMSIZE_KB_16384
229 help
230 Typically this is calculated by the ROM size, but there may
231 be situations where you want to put the firmware directory
232 table in a different location.
233 0: 512 KB - 0xFFFA0000
234 1: 1 MB - 0xFFF20000
235 2: 2 MB - 0xFFE20000
236 3: 4 MB - 0xFFC20000
237 4: 8 MB - 0xFF820000
238 5: 16 MB - 0xFF020000
239
240comment "AMD Firmware Directory Table set to location for 512KB ROM"
241 depends on AMD_FWM_POSITION_INDEX = 0
242comment "AMD Firmware Directory Table set to location for 1MB ROM"
243 depends on AMD_FWM_POSITION_INDEX = 1
244comment "AMD Firmware Directory Table set to location for 2MB ROM"
245 depends on AMD_FWM_POSITION_INDEX = 2
246comment "AMD Firmware Directory Table set to location for 4MB ROM"
247 depends on AMD_FWM_POSITION_INDEX = 3
248comment "AMD Firmware Directory Table set to location for 8MB ROM"
249 depends on AMD_FWM_POSITION_INDEX = 4
250comment "AMD Firmware Directory Table set to location for 16MB ROM"
251 depends on AMD_FWM_POSITION_INDEX = 5
252
253config AMDFW_CONFIG_FILE
254 string
255 default "src/soc/amd/cezanne/fw.cfg"
256
Zheng Baof51738d2021-01-20 16:43:52 +0800257config PSP_LOAD_MP2_FW
258 bool
259 default n
260 help
261 Include the MP2 firmwares and configuration into the PSP build.
262
263 If unsure, answer 'n'
264
Zheng Baof51738d2021-01-20 16:43:52 +0800265config PSP_UNLOCK_SECURE_DEBUG
266 bool "Unlock secure debug"
267 default y
268 help
269 Select this item to enable secure debug options in PSP.
270
Raul E Rangel97b8b172021-02-24 16:59:32 -0700271config HAVE_PSP_WHITELIST_FILE
272 bool "Include a debug whitelist file in PSP build"
273 default n
274 help
275 Support secured unlock prior to reset using a whitelisted
276 serial number. This feature requires a signed whitelist image
277 and bootloader from AMD.
278
279 If unsure, answer 'n'
280
281config PSP_WHITELIST_FILE
282 string "Debug whitelist file path"
283 depends on HAVE_PSP_WHITELIST_FILE
284 default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin"
285
Zheng Baof51738d2021-01-20 16:43:52 +0800286endmenu
287
Felix Helddc2d3562020-12-02 14:38:53 +0100288endif # SOC_AMD_CEZANNE