blob: 075404b662ecf61ba0669f8417de424fc9536443 [file] [log] [blame]
Felix Helddc2d3562020-12-02 14:38:53 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3config SOC_AMD_CEZANNE
4 bool
5 help
6 AMD Cezanne support
7
8if SOC_AMD_CEZANNE
9
10config SOC_SPECIFIC_OPTIONS
11 def_bool y
Raul E Rangel24d024a2021-02-12 16:07:43 -070012 select ACPI_SOC_NVS
Felix Helddc2d3562020-12-02 14:38:53 +010013 select ARCH_BOOTBLOCK_X86_32
Kangheui Won66c5f252021-04-20 17:30:29 +100014 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010015 select ARCH_ROMSTAGE_X86_32
16 select ARCH_RAMSTAGE_X86_32
Raul E Rangel54616622021-02-05 17:29:12 -070017 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Mathew Kingc519bff2021-03-04 08:26:51 -070018 select DRIVERS_USB_ACPI
Zheng Bao7b13e4e2021-03-16 16:13:56 +080019 select DRIVERS_I2C_DESIGNWARE
Mathew Kingc519bff2021-03-04 08:26:51 -070020 select DRIVERS_USB_PCI_XHCI
Felix Heldc9634992021-01-26 21:35:39 +010021 select FSP_COMPRESS_FSP_M_LZMA
22 select FSP_COMPRESS_FSP_S_LZMA
Raul E Rangele925af22021-03-30 16:32:20 -060023 select GENERIC_GPIO_LIB
Felix Held86024952021-02-03 23:44:28 +010024 select HAVE_ACPI_TABLES
Felix Held44f41532020-12-09 02:01:16 +010025 select HAVE_CF9_RESET
Felix Held227c6492021-03-22 14:44:58 +010026 select HAVE_EM100_SUPPORT
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060027 select HAVE_FSP_GOP
Felix Heldee2a3652021-02-09 23:43:17 +010028 select HAVE_SMI_HANDLER
Felix Heldcb977342021-01-19 20:36:38 +010029 select IDT_IN_EVERY_STAGE
Felix Held4be064a2020-12-08 17:21:04 +010030 select IOAPIC
Felix Held7aacdd12021-02-10 23:27:47 +010031 select PARALLEL_MP
32 select PARALLEL_MP_AP_WORK
Felix Held8d0a6092021-01-14 01:40:50 +010033 select PLATFORM_USES_FSP2_0
Raul E Rangel95b3dc32021-03-24 16:53:37 -060034 select PROVIDES_ROM_SHARING
Felix Helddc2d3562020-12-02 14:38:53 +010035 select RESET_VECTOR_IN_RAM
Felix Held7cd81b92021-02-11 14:58:08 +010036 select RTC
Felix Helddc2d3562020-12-02 14:38:53 +010037 select SOC_AMD_COMMON
Karthikeyan Ramasubramanianfbb027e2021-04-23 11:48:06 -060038 select SOC_AMD_COMMON_BLOCK_ACP
Felix Heldbb4bee852021-02-10 16:53:53 +010039 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held64de2c12020-12-05 20:53:59 +010040 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Helddd882f32021-05-12 01:23:50 +020041 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Eric Lai65b0afe2021-04-09 11:50:48 +080042 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Felix Held62ef88f2020-12-08 23:18:19 +010043 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held9a6bc072021-03-05 00:14:08 +010044 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held07462ef2020-12-11 15:55:45 +010045 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Heldea32c522021-02-13 01:42:44 +010046 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060047 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Felix Held28e23532021-02-24 20:52:08 +010048 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Baob0f00ed2021-03-16 15:28:49 +080049 select SOC_AMD_COMMON_BLOCK_I2C
Zheng Bao3da55692021-01-26 18:30:18 +080050 select SOC_AMD_COMMON_BLOCK_LPC
Felix Helddc2d3562020-12-02 14:38:53 +010051 select SOC_AMD_COMMON_BLOCK_NONCAR
Raul E Rangela6529e72021-02-09 14:38:36 -070052 select SOC_AMD_COMMON_BLOCK_PCI
Felix Helddc2d3562020-12-02 14:38:53 +010053 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Raul E Rangele4f83172021-05-10 14:49:55 -060054 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Karthikeyan Ramasubramanianf62bbc82021-03-30 15:19:12 -060055 select SOC_AMD_COMMON_BLOCK_PM
Martin Roth31f7a722021-03-23 14:53:58 -060056 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held338d6702021-01-29 23:13:56 +010057 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Felix Held4be064a2020-12-08 17:21:04 +010058 select SOC_AMD_COMMON_BLOCK_SMBUS
Zheng Bao02a5ddd2020-12-15 22:16:51 +080059 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010060 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held7f3f52d2021-03-03 18:56:41 +010061 select SOC_AMD_COMMON_BLOCK_SMU
Raul E Rangel54616622021-02-05 17:29:12 -070062 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held65783fb2020-12-04 17:38:46 +010063 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held8a3d4d52021-01-13 03:06:21 +010064 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel35dc4b02021-02-12 16:04:27 -070065 select SOC_AMD_COMMON_BLOCK_UCODE
Raul E Rangelfd7ed872021-05-04 15:42:09 -060066 select SOC_AMD_COMMON_FSP_PCI
Felix Heldcc975c52021-01-23 00:18:08 +010067 select SSE2
Felix Held8d0a6092021-01-14 01:40:50 +010068 select UDK_2017_BINDING
Felix Heldf09221c2021-01-22 23:50:54 +010069 select X86_AMD_FIXED_MTRRS
Felix Held7aacdd12021-02-10 23:27:47 +010070 select X86_AMD_INIT_SIPI
Felix Helddc2d3562020-12-02 14:38:53 +010071
Raul E Rangel35dc4b02021-02-12 16:04:27 -070072config SOC_AMD_COMMON_BLOCK_UCODE_SIZE
73 default 5568
74
Furquan Shaikh696f4ea2021-01-08 11:48:52 -080075config CHIPSET_DEVICETREE
76 string
77 default "soc/amd/cezanne/chipset.cb"
78
Felix Helddc2d3562020-12-02 14:38:53 +010079config EARLY_RESERVED_DRAM_BASE
80 hex
81 default 0x2000000
82 help
83 This variable defines the base address of the DRAM which is reserved
84 for usage by coreboot in early stages (i.e. before ramstage is up).
85 This memory gets reserved in BIOS tables to ensure that the OS does
86 not use it, thus preventing corruption of OS memory in case of S3
87 resume.
88
89config EARLYRAM_BSP_STACK_SIZE
90 hex
91 default 0x1000
92
93config PSP_APOB_DRAM_ADDRESS
94 hex
95 default 0x2001000
96 help
97 Location in DRAM where the PSP will copy the AGESA PSP Output
98 Block.
99
Kangheui Won66c5f252021-04-20 17:30:29 +1000100config PSP_SHAREDMEM_BASE
101 hex
102 default 0x2011000 if VBOOT
103 default 0x0
104 help
105 This variable defines the base address in DRAM memory where PSP copies
106 the vboot workbuf. This is used in the linker script to have a static
107 allocation for the buffer as well as for adding relevant entries in
108 the BIOS directory table for the PSP.
109
110config PSP_SHAREDMEM_SIZE
111 hex
112 default 0x8000 if VBOOT
113 default 0x0
114 help
115 Sets the maximum size for the PSP to pass the vboot workbuf and
116 any logs or timestamps back to coreboot. This will be copied
117 into main memory by the PSP and will be available when the x86 is
118 started. The workbuf's base depends on the address of the reset
119 vector.
120
Felix Helddc2d3562020-12-02 14:38:53 +0100121config PRERAM_CBMEM_CONSOLE_SIZE
122 hex
123 default 0x1600
124 help
125 Increase this value if preram cbmem console is getting truncated
126
Kangheui Won4020aa72021-05-20 09:56:39 +1000127config CBFS_MCACHE_SIZE
128 hex
129 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
130
Felix Helddc2d3562020-12-02 14:38:53 +0100131config C_ENV_BOOTBLOCK_SIZE
132 hex
133 default 0x10000
134 help
135 Sets the size of the bootblock stage that should be loaded in DRAM.
136 This variable controls the DRAM allocation size in linker script
137 for bootblock stage.
138
Felix Helddc2d3562020-12-02 14:38:53 +0100139config ROMSTAGE_ADDR
140 hex
141 default 0x2040000
142 help
143 Sets the address in DRAM where romstage should be loaded.
144
145config ROMSTAGE_SIZE
146 hex
147 default 0x80000
148 help
149 Sets the size of DRAM allocation for romstage in linker script.
150
151config FSP_M_ADDR
152 hex
153 default 0x20C0000
154 help
155 Sets the address in DRAM where FSP-M should be loaded. cbfstool
156 performs relocation of FSP-M to this address.
157
158config FSP_M_SIZE
159 hex
160 default 0x80000
161 help
162 Sets the size of DRAM allocation for FSP-M in linker script.
163
Felix Held8d0a6092021-01-14 01:40:50 +0100164config FSP_TEMP_RAM_SIZE
165 hex
166 default 0x40000
167 help
168 The amount of coreboot-allocated heap and stack usage by the FSP.
169
Raul E Rangel72616b32021-02-05 16:48:42 -0700170config VERSTAGE_ADDR
171 hex
172 depends on VBOOT_SEPARATE_VERSTAGE
173 default 0x2140000
174 help
175 Sets the address in DRAM where verstage should be loaded if running
176 as a separate stage on x86.
177
178config VERSTAGE_SIZE
179 hex
180 depends on VBOOT_SEPARATE_VERSTAGE
181 default 0x80000
182 help
183 Sets the size of DRAM allocation for verstage in linker script if
184 running as a separate stage on x86.
185
Felix Helddc2d3562020-12-02 14:38:53 +0100186config RAMBASE
187 hex
188 default 0x10000000
189
Raul E Rangel72616b32021-02-05 16:48:42 -0700190config RO_REGION_ONLY
191 string
192 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
193 default "apu/amdfw"
194
Felix Helddc2d3562020-12-02 14:38:53 +0100195config CPU_ADDR_BITS
196 int
197 default 48
198
199config MMCONF_BASE_ADDRESS
Felix Helddc2d3562020-12-02 14:38:53 +0100200 default 0xF8000000
201
202config MMCONF_BUS_NUMBER
Felix Helddc2d3562020-12-02 14:38:53 +0100203 default 64
204
Felix Held88615622021-01-19 23:51:45 +0100205config MAX_CPUS
206 int
207 default 16
Felix Heldb77387f2021-04-23 22:16:04 +0200208 help
209 Maximum number of threads the platform can have.
Felix Held88615622021-01-19 23:51:45 +0100210
Felix Held8a3d4d52021-01-13 03:06:21 +0100211config CONSOLE_UART_BASE_ADDRESS
212 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
213 hex
214 default 0xfedc9000 if UART_FOR_CONSOLE = 0
215 default 0xfedca000 if UART_FOR_CONSOLE = 1
216
Felix Heldee2a3652021-02-09 23:43:17 +0100217config SMM_TSEG_SIZE
218 hex
Felix Helde22eef72021-02-10 22:22:07 +0100219 default 0x800000 if HAVE_SMI_HANDLER
Felix Heldee2a3652021-02-09 23:43:17 +0100220 default 0x0
221
222config SMM_RESERVED_SIZE
223 hex
224 default 0x180000
225
226config SMM_MODULE_STACK_SIZE
227 hex
228 default 0x800
229
Felix Held90b07012021-04-15 20:23:56 +0200230config ACPI_BERT
231 bool "Build ACPI BERT Table"
232 default y
233 depends on HAVE_ACPI_TABLES
234 help
235 Report Machine Check errors identified in POST to the OS in an
236 ACPI Boot Error Record Table.
237
238config ACPI_BERT_SIZE
239 hex
240 default 0x4000 if ACPI_BERT
241 default 0x0
242 help
243 Specify the amount of DRAM reserved for gathering the data used to
244 generate the ACPI table.
245
Zheng Bao7b13e4e2021-03-16 16:13:56 +0800246config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
247 int
248 default 150
249
Raul E Rangel95b3dc32021-03-24 16:53:37 -0600250config DISABLE_SPI_FLASH_ROM_SHARING
251 def_bool n
252 help
253 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
254 which indicates a board level ROM transaction request. This
255 removes arbitration with board and assumes the chipset controls
256 the SPI flash bus entirely.
257
Felix Held27b295b2021-03-25 01:20:41 +0100258config DISABLE_KEYBOARD_RESET_PIN
259 bool
260 help
261 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
262 signal. When this pin is used as GPIO and the keyboard reset
263 functionality isn't disabled, configuring it as an output and driving
264 it as 0 will cause a reset.
265
Jason Glenesk79542fa2021-03-10 03:50:57 -0800266config ACPI_SSDT_PSD_INDEPENDENT
267 bool "Allow core p-state independent transitions"
268 default y
269 help
270 AMD recommends the ACPI _PSD object to be configured to cause
271 cores to transition between p-states independently. A vendor may
272 choose to generate _PSD object to allow cores to transition together.
273
Zheng Baof51738d2021-01-20 16:43:52 +0800274menu "PSP Configuration Options"
275
276config AMD_FWM_POSITION_INDEX
277 int "Firmware Directory Table location (0 to 5)"
278 range 0 5
279 default 0 if BOARD_ROMSIZE_KB_512
280 default 1 if BOARD_ROMSIZE_KB_1024
281 default 2 if BOARD_ROMSIZE_KB_2048
282 default 3 if BOARD_ROMSIZE_KB_4096
283 default 4 if BOARD_ROMSIZE_KB_8192
284 default 5 if BOARD_ROMSIZE_KB_16384
285 help
286 Typically this is calculated by the ROM size, but there may
287 be situations where you want to put the firmware directory
288 table in a different location.
289 0: 512 KB - 0xFFFA0000
290 1: 1 MB - 0xFFF20000
291 2: 2 MB - 0xFFE20000
292 3: 4 MB - 0xFFC20000
293 4: 8 MB - 0xFF820000
294 5: 16 MB - 0xFF020000
295
296comment "AMD Firmware Directory Table set to location for 512KB ROM"
297 depends on AMD_FWM_POSITION_INDEX = 0
298comment "AMD Firmware Directory Table set to location for 1MB ROM"
299 depends on AMD_FWM_POSITION_INDEX = 1
300comment "AMD Firmware Directory Table set to location for 2MB ROM"
301 depends on AMD_FWM_POSITION_INDEX = 2
302comment "AMD Firmware Directory Table set to location for 4MB ROM"
303 depends on AMD_FWM_POSITION_INDEX = 3
304comment "AMD Firmware Directory Table set to location for 8MB ROM"
305 depends on AMD_FWM_POSITION_INDEX = 4
306comment "AMD Firmware Directory Table set to location for 16MB ROM"
307 depends on AMD_FWM_POSITION_INDEX = 5
308
309config AMDFW_CONFIG_FILE
310 string
311 default "src/soc/amd/cezanne/fw.cfg"
312
Rob Barnese09b6812021-04-15 17:21:19 -0600313config PSP_DISABLE_POSTCODES
314 bool "Disable PSP post codes"
315 help
316 Disables the output of port80 post codes from PSP.
317
318config PSP_POSTCODES_ON_ESPI
319 bool "Use eSPI bus for PSP post codes"
320 default y
321 depends on !PSP_DISABLE_POSTCODES
322 help
323 Select to send PSP port80 post codes on eSPI bus.
324 If not selected, PSP port80 codes will be sent on LPC bus.
325
Zheng Baof51738d2021-01-20 16:43:52 +0800326config PSP_LOAD_MP2_FW
327 bool
328 default n
329 help
330 Include the MP2 firmwares and configuration into the PSP build.
331
332 If unsure, answer 'n'
333
Zheng Baof51738d2021-01-20 16:43:52 +0800334config PSP_UNLOCK_SECURE_DEBUG
335 bool "Unlock secure debug"
336 default y
337 help
338 Select this item to enable secure debug options in PSP.
339
Raul E Rangel97b8b172021-02-24 16:59:32 -0700340config HAVE_PSP_WHITELIST_FILE
341 bool "Include a debug whitelist file in PSP build"
342 default n
343 help
344 Support secured unlock prior to reset using a whitelisted
345 serial number. This feature requires a signed whitelist image
346 and bootloader from AMD.
347
348 If unsure, answer 'n'
349
350config PSP_WHITELIST_FILE
351 string "Debug whitelist file path"
352 depends on HAVE_PSP_WHITELIST_FILE
353 default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin"
354
Martin Rothfdad5ad2021-04-16 11:36:01 -0600355config PSP_SOFTFUSE_BITS
356 string "PSP Soft Fuse bits to enable"
357 default "28 6"
358 help
359 Space separated list of Soft Fuse bits to enable.
360 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
361 Bit 7: Disable PSP postcodes on Renoir and newer chips only
362 (Set by PSP_DISABLE_PORT80)
363 Bit 15: PSP post code destination: 0=LPC 1=eSPI
364 (Set by PSP_INITIALIZE_ESPI)
365 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
366
367 See #55758 (NDA) for additional bit definitions.
368
Kangheui Won66c5f252021-04-20 17:30:29 +1000369config PSP_VERSTAGE_FILE
370 string "Specify the PSP_verstage file path"
371 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
372 default "$(obj)/psp_verstage.bin"
373 help
374 Add psp_verstage file to the build & PSP Directory Table
375
376config PSP_VERSTAGE_SIGNING_TOKEN
377 string "Specify the PSP_verstage Signature Token file path"
378 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
379 default ""
380 help
381 Add psp_verstage signature token to the build & PSP Directory Table
382
Zheng Baof51738d2021-01-20 16:43:52 +0800383endmenu
384
Raul E Rangel06d1e4d2021-04-09 14:42:06 -0600385config VBOOT
386 select VBOOT_VBNV_CMOS
387 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
388
Kangheui Won66c5f252021-04-20 17:30:29 +1000389config VBOOT_STARTS_BEFORE_BOOTBLOCK
390 def_bool n
391 depends on VBOOT
392 select ARCH_VERSTAGE_ARMV7
393 help
394 Runs verstage on the PSP. Only available on
395 certain Chrome OS branded parts from AMD.
396
397config VBOOT_HASH_BLOCK_SIZE
398 hex
399 default 0x9000
400 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
401 help
402 Because the bulk of the time in psp_verstage to hash the RO cbfs is
403 spent in the overhead of doing svc calls, increasing the hash block
404 size significantly cuts the verstage hashing time as seen below.
405
406 4k takes 180ms
407 16k takes 44ms
408 32k takes 33.7ms
409 36k takes 32.5ms
410 There's actually still room for an even bigger stack, but we've
411 reached a point of diminishing returns.
412
413config CMOS_RECOVERY_BYTE
414 hex
415 default 0x51
416 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
417 help
418 If the workbuf is not passed from the PSP to coreboot, set the
419 recovery flag and reboot. The PSP will read this byte, mark the
420 recovery request in VBNV, and reset the system into recovery mode.
421
422 This is the byte before the default first byte used by VBNV
423 (0x26 + 0x0E - 1)
424
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000425if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
426
427config RWA_REGION_ONLY
428 string
429 default "apu/amdfw_a"
430 help
431 Add a space-delimited list of filenames that should only be in the
432 RW-A section.
433
434config RWB_REGION_ONLY
435 string
436 default "apu/amdfw_b"
437 help
438 Add a space-delimited list of filenames that should only be in the
439 RW-B section.
440
441endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
442
Felix Helddc2d3562020-12-02 14:38:53 +0100443endif # SOC_AMD_CEZANNE