blob: 3700f187720a80128d7cf91b9fa7e4f6e2e46ed5 [file] [log] [blame]
Felix Helddc2d3562020-12-02 14:38:53 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3config SOC_AMD_CEZANNE
4 bool
Raul E Rangel24d024a2021-02-12 16:07:43 -07005 select ACPI_SOC_NVS
Matt DeVilliere6a5e6c2023-09-01 09:26:43 -05006 select ADD_FSP_BINARIES if USE_AMD_BLOBS
Angel Pons8e035e32021-06-22 12:58:20 +02007 select ARCH_X86
Raul E Rangel54616622021-02-05 17:29:12 -07008 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Mathew Kingc519bff2021-03-04 08:26:51 -07009 select DRIVERS_USB_ACPI
10 select DRIVERS_USB_PCI_XHCI
Raul E Rangel2bcf99f2021-11-08 16:58:26 -070011 select FSP_COMPRESS_FSP_M_LZMA if !ASYNC_FILE_LOADING
12 select FSP_COMPRESS_FSP_M_LZ4 if ASYNC_FILE_LOADING
Raul E Rangeldc63bbd2021-11-08 14:10:45 -070013 select FSP_COMPRESS_FSP_S_LZ4
Raul E Rangele925af22021-03-30 16:32:20 -060014 select GENERIC_GPIO_LIB
Felix Held86024952021-02-03 23:44:28 +010015 select HAVE_ACPI_TABLES
Felix Held44f41532020-12-09 02:01:16 +010016 select HAVE_CF9_RESET
Felix Held227c6492021-03-22 14:44:58 +010017 select HAVE_EM100_SUPPORT
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060018 select HAVE_FSP_GOP
Felix Heldee2a3652021-02-09 23:43:17 +010019 select HAVE_SMI_HANDLER
Felix Heldcb977342021-01-19 20:36:38 +010020 select IDT_IN_EVERY_STAGE
Felix Held7aacdd12021-02-10 23:27:47 +010021 select PARALLEL_MP_AP_WORK
Felix Held8d0a6092021-01-14 01:40:50 +010022 select PLATFORM_USES_FSP2_0
Raul E Rangel95b3dc32021-03-24 16:53:37 -060023 select PROVIDES_ROM_SHARING
Karthikeyan Ramasubramanian1140b7c2021-09-17 16:33:35 -060024 select PSP_VERSTAGE_CCP_DMA if VBOOT_STARTS_BEFORE_BOOTBLOCK
Karthikeyan Ramasubramanian892711f2023-11-27 15:37:01 +000025 select PSP_VERSTAGE_MAP_ENTIRE_SPIROM if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010026 select RESET_VECTOR_IN_RAM
Felix Held7cd81b92021-02-11 14:58:08 +010027 select RTC
Felix Helddc2d3562020-12-02 14:38:53 +010028 select SOC_AMD_COMMON
Fred Reitberger6f0b5b32022-02-08 11:55:48 -050029 select SOC_AMD_COMMON_BLOCK_ACP_GEN1
Felix Heldbb4bee852021-02-10 16:53:53 +010030 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held64de2c12020-12-05 20:53:59 +010031 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Held9ab8a782023-07-14 18:44:13 +020032 select SOC_AMD_COMMON_BLOCK_ACPIMMIO_PM_IO_ACCESS
Felix Helddd882f32021-05-12 01:23:50 +020033 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Felix Held8f7f4bf2022-08-03 22:10:05 +020034 select SOC_AMD_COMMON_BLOCK_ACPI_CPPC
Felix Heldceafcae2023-03-07 00:00:15 +010035 select SOC_AMD_COMMON_BLOCK_ACPI_CPU_POWER_STATE
Eric Lai65b0afe2021-04-09 11:50:48 +080036 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Glenesk8d354282021-07-20 05:21:54 -070037 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held62ef88f2020-12-08 23:18:19 +010038 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held9a6bc072021-03-05 00:14:08 +010039 select SOC_AMD_COMMON_BLOCK_APOB
Fred Reitbergerf78e8442022-10-27 13:58:58 -040040 select SOC_AMD_COMMON_BLOCK_APOB_HASH
Felix Held07462ef2020-12-11 15:55:45 +010041 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Helda63f8592023-03-24 16:30:55 +010042 select SOC_AMD_COMMON_BLOCK_CPUFREQ_FAM17H_19H
Felix Heldea32c522021-02-13 01:42:44 +010043 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held9adc33d2023-05-31 16:08:42 +020044 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC_DOMAIN
Felix Heldd6326972023-09-15 22:40:02 +020045 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC_NP_REGION
Felix Held65d73cc2022-10-13 20:58:47 +020046 select SOC_AMD_COMMON_BLOCK_EMMC
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060047 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Felix Held28e23532021-02-24 20:52:08 +010048 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Baob0f00ed2021-03-16 15:28:49 +080049 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held556d1cc2022-02-02 22:11:52 +010050 select SOC_AMD_COMMON_BLOCK_I2C_PAD_CTRL
Raul E Rangel3acc5152021-06-09 13:36:10 -060051 select SOC_AMD_COMMON_BLOCK_IOMMU
Zheng Bao3da55692021-01-26 18:30:18 +080052 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020053 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Helddc2d3562020-12-02 14:38:53 +010054 select SOC_AMD_COMMON_BLOCK_NONCAR
Raul E Rangela6529e72021-02-09 14:38:36 -070055 select SOC_AMD_COMMON_BLOCK_PCI
Felix Helddc2d3562020-12-02 14:38:53 +010056 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Raul E Rangele4f83172021-05-10 14:49:55 -060057 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Robert Zieba5a040d62022-10-03 14:27:16 -060058 select SOC_AMD_COMMON_BLOCK_PCIE_CLK_REQ
Karthikeyan Ramasubramanianf62bbc82021-03-30 15:19:12 -060059 select SOC_AMD_COMMON_BLOCK_PM
Martin Roth31f7a722021-03-23 14:53:58 -060060 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held338d6702021-01-29 23:13:56 +010061 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Felix Held51d1f302023-10-04 21:10:36 +020062 select SOC_AMD_COMMON_BLOCK_PSP_SPL
Martin Roth440c8232023-02-01 14:27:18 -070063 select SOC_AMD_COMMON_BLOCK_RESET
Felix Held4be064a2020-12-08 17:21:04 +010064 select SOC_AMD_COMMON_BLOCK_SMBUS
Zheng Bao02a5ddd2020-12-15 22:16:51 +080065 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010066 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held7f3f52d2021-03-03 18:56:41 +010067 select SOC_AMD_COMMON_BLOCK_SMU
Felix Heldcdc6e822023-01-12 23:10:59 +010068 select SOC_AMD_COMMON_BLOCK_SMU_SX_ENTRY
Raul E Rangel54616622021-02-05 17:29:12 -070069 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held23a398e2023-03-23 23:44:03 +010070 select SOC_AMD_COMMON_BLOCK_SVI2
Felix Held60df7ca2023-03-24 20:33:15 +010071 select SOC_AMD_COMMON_BLOCK_TSC
Felix Held8a3d4d52021-01-13 03:06:21 +010072 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel35dc4b02021-02-12 16:04:27 -070073 select SOC_AMD_COMMON_BLOCK_UCODE
Felix Heldd5ab24c2022-08-08 22:57:31 +020074 select SOC_AMD_COMMON_FSP_CCX_CPPC_HOB
Nikolai Vyssotskicbc7c502021-04-28 18:24:28 -050075 select SOC_AMD_COMMON_FSP_DMI_TABLES
Raul E Rangelfd7ed872021-05-04 15:42:09 -060076 select SOC_AMD_COMMON_FSP_PCI
Fred Reitberger16f55f22023-01-11 15:10:30 -050077 select SOC_AMD_COMMON_FSP_PRELOAD_FSPS
Robert Zieba6998ee02022-09-19 10:26:51 -060078 select SOC_AMD_COMMON_BLOCK_XHCI
Felix Heldcc975c52021-01-23 00:18:08 +010079 select SSE2
Felix Held8d0a6092021-01-14 01:40:50 +010080 select UDK_2017_BINDING
Martin Rothbcb610a2022-10-29 13:31:54 -060081 select USE_DDR4
82 select USE_LPDDR4
Subrata Banik34f26b22022-02-10 12:38:02 +053083 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
84 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
85 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Karthikeyan Ramasubramanianbef5c402021-11-18 12:28:31 -070086 select VBOOT_DEFINE_WIDEVINE_COUNTERS if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Heldf09221c2021-01-22 23:50:54 +010087 select X86_AMD_FIXED_MTRRS
Subrata Banik9f91ced2021-07-28 15:38:32 +053088 select X86_INIT_NEED_1_SIPI
Elyes Haouas3cd06cc2023-01-05 07:42:24 +010089 help
90 AMD Cezanne support
91
92if SOC_AMD_CEZANNE
Felix Helddc2d3562020-12-02 14:38:53 +010093
Furquan Shaikh696f4ea2021-01-08 11:48:52 -080094config CHIPSET_DEVICETREE
95 string
96 default "soc/amd/cezanne/chipset.cb"
97
Felix Held44e4bf22021-08-27 23:32:56 +020098config FSP_M_FILE
99 string "FSP-M (memory init) binary path and filename"
100 depends on ADD_FSP_BINARIES
101 default "3rdparty/amd_blobs/cezanne/CEZANNE_M.fd"
102 help
103 The path and filename of the FSP-M binary for this platform.
104
105config FSP_S_FILE
106 string "FSP-S (silicon init) binary path and filename"
107 depends on ADD_FSP_BINARIES
108 default "3rdparty/amd_blobs/cezanne/CEZANNE_S.fd"
109 help
110 The path and filename of the FSP-S binary for this platform.
111
Felix Helddc2d3562020-12-02 14:38:53 +0100112config EARLY_RESERVED_DRAM_BASE
113 hex
114 default 0x2000000
115 help
116 This variable defines the base address of the DRAM which is reserved
117 for usage by coreboot in early stages (i.e. before ramstage is up).
118 This memory gets reserved in BIOS tables to ensure that the OS does
119 not use it, thus preventing corruption of OS memory in case of S3
120 resume.
121
122config EARLYRAM_BSP_STACK_SIZE
123 hex
124 default 0x1000
125
126config PSP_APOB_DRAM_ADDRESS
127 hex
128 default 0x2001000
129 help
130 Location in DRAM where the PSP will copy the AGESA PSP Output
131 Block.
132
Fred Reitberger475e2822022-07-14 11:06:30 -0400133config PSP_APOB_DRAM_SIZE
134 hex
135 default 0x10000
136
Kangheui Won66c5f252021-04-20 17:30:29 +1000137config PSP_SHAREDMEM_BASE
138 hex
139 default 0x2011000 if VBOOT
140 default 0x0
141 help
142 This variable defines the base address in DRAM memory where PSP copies
143 the vboot workbuf. This is used in the linker script to have a static
144 allocation for the buffer as well as for adding relevant entries in
145 the BIOS directory table for the PSP.
146
147config PSP_SHAREDMEM_SIZE
148 hex
149 default 0x8000 if VBOOT
150 default 0x0
151 help
152 Sets the maximum size for the PSP to pass the vboot workbuf and
153 any logs or timestamps back to coreboot. This will be copied
154 into main memory by the PSP and will be available when the x86 is
155 started. The workbuf's base depends on the address of the reset
156 vector.
157
Raul E Rangel86302a82022-01-18 15:29:54 -0700158config PRE_X86_CBMEM_CONSOLE_SIZE
159 hex
160 default 0x1600
161 help
162 Size of the CBMEM console used in PSP verstage.
163
Felix Helddc2d3562020-12-02 14:38:53 +0100164config PRERAM_CBMEM_CONSOLE_SIZE
165 hex
Raul E Rangel9d93b162022-01-13 13:43:57 -0700166 default 0x2000
Felix Helddc2d3562020-12-02 14:38:53 +0100167 help
168 Increase this value if preram cbmem console is getting truncated
169
Kangheui Won4020aa72021-05-20 09:56:39 +1000170config CBFS_MCACHE_SIZE
171 hex
172 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
173
Felix Helddc2d3562020-12-02 14:38:53 +0100174config C_ENV_BOOTBLOCK_SIZE
175 hex
176 default 0x10000
177 help
178 Sets the size of the bootblock stage that should be loaded in DRAM.
179 This variable controls the DRAM allocation size in linker script
180 for bootblock stage.
181
Felix Helddc2d3562020-12-02 14:38:53 +0100182config ROMSTAGE_ADDR
183 hex
184 default 0x2040000
185 help
186 Sets the address in DRAM where romstage should be loaded.
187
188config ROMSTAGE_SIZE
189 hex
190 default 0x80000
191 help
192 Sets the size of DRAM allocation for romstage in linker script.
193
194config FSP_M_ADDR
195 hex
196 default 0x20C0000
197 help
198 Sets the address in DRAM where FSP-M should be loaded. cbfstool
199 performs relocation of FSP-M to this address.
200
201config FSP_M_SIZE
202 hex
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600203 default 0xC0000
Felix Helddc2d3562020-12-02 14:38:53 +0100204 help
205 Sets the size of DRAM allocation for FSP-M in linker script.
206
Felix Held8d0a6092021-01-14 01:40:50 +0100207config FSP_TEMP_RAM_SIZE
208 hex
209 default 0x40000
210 help
211 The amount of coreboot-allocated heap and stack usage by the FSP.
212
Raul E Rangel72616b32021-02-05 16:48:42 -0700213config VERSTAGE_ADDR
214 hex
215 depends on VBOOT_SEPARATE_VERSTAGE
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600216 default 0x2180000
Raul E Rangel72616b32021-02-05 16:48:42 -0700217 help
218 Sets the address in DRAM where verstage should be loaded if running
219 as a separate stage on x86.
220
221config VERSTAGE_SIZE
222 hex
223 depends on VBOOT_SEPARATE_VERSTAGE
224 default 0x80000
225 help
226 Sets the size of DRAM allocation for verstage in linker script if
227 running as a separate stage on x86.
228
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600229config ASYNC_FILE_LOADING
230 bool "Loads files from SPI asynchronously"
231 select COOP_MULTITASKING
232 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
Raul E Rangeldcd81142021-11-02 11:51:48 -0600233 select CBFS_PRELOAD
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600234 help
235 When enabled, the platform will use the LPC SPI DMA controller to
236 asynchronously load contents from the SPI ROM. This will improve
237 boot time because the CPUs can be performing useful work while the
238 SPI contents are being preloaded.
239
Raul E Rangeldcd81142021-11-02 11:51:48 -0600240config CBFS_CACHE_SIZE
241 hex
242 default 0x40000 if CBFS_PRELOAD
243
Raul E Rangel72616b32021-02-05 16:48:42 -0700244config RO_REGION_ONLY
245 string
246 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
247 default "apu/amdfw"
248
Shelley Chen4e9bb332021-10-20 15:43:45 -0700249config ECAM_MMCONF_BASE_ADDRESS
Felix Helddc2d3562020-12-02 14:38:53 +0100250 default 0xF8000000
251
Shelley Chen4e9bb332021-10-20 15:43:45 -0700252config ECAM_MMCONF_BUS_NUMBER
Felix Helddc2d3562020-12-02 14:38:53 +0100253 default 64
254
Felix Held88615622021-01-19 23:51:45 +0100255config MAX_CPUS
256 int
257 default 16
Felix Heldb77387f2021-04-23 22:16:04 +0200258 help
259 Maximum number of threads the platform can have.
Felix Held88615622021-01-19 23:51:45 +0100260
Felix Held30abfe52023-02-14 22:39:29 +0100261config VGA_BIOS_ID
262 string
263 default "1002,1638"
264 help
265 The default VGA BIOS PCI vendor/device ID should be set to the
266 result of the map_oprom_vendev() function in grapthics.c.
267
268config VGA_BIOS_FILE
269 string
270 default "3rdparty/amd_blobs/cezanne/CezanneGenericVbios.bin"
271
Felix Held8a3d4d52021-01-13 03:06:21 +0100272config CONSOLE_UART_BASE_ADDRESS
273 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
274 hex
275 default 0xfedc9000 if UART_FOR_CONSOLE = 0
276 default 0xfedca000 if UART_FOR_CONSOLE = 1
277
Felix Heldee2a3652021-02-09 23:43:17 +0100278config SMM_TSEG_SIZE
279 hex
Felix Helde22eef72021-02-10 22:22:07 +0100280 default 0x800000 if HAVE_SMI_HANDLER
Felix Heldee2a3652021-02-09 23:43:17 +0100281 default 0x0
282
283config SMM_RESERVED_SIZE
284 hex
285 default 0x180000
286
287config SMM_MODULE_STACK_SIZE
288 hex
289 default 0x800
290
Felix Held90b07012021-04-15 20:23:56 +0200291config ACPI_BERT
292 bool "Build ACPI BERT Table"
293 default y
294 depends on HAVE_ACPI_TABLES
295 help
296 Report Machine Check errors identified in POST to the OS in an
297 ACPI Boot Error Record Table.
298
299config ACPI_BERT_SIZE
300 hex
301 default 0x4000 if ACPI_BERT
302 default 0x0
303 help
304 Specify the amount of DRAM reserved for gathering the data used to
305 generate the ACPI table.
306
Zheng Bao7b13e4e2021-03-16 16:13:56 +0800307config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
308 int
309 default 150
310
Raul E Rangel95b3dc32021-03-24 16:53:37 -0600311config DISABLE_SPI_FLASH_ROM_SHARING
312 def_bool n
313 help
314 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
315 which indicates a board level ROM transaction request. This
316 removes arbitration with board and assumes the chipset controls
317 the SPI flash bus entirely.
318
Felix Held27b295b2021-03-25 01:20:41 +0100319config DISABLE_KEYBOARD_RESET_PIN
320 bool
321 help
322 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
323 signal. When this pin is used as GPIO and the keyboard reset
324 functionality isn't disabled, configuring it as an output and driving
325 it as 0 will cause a reset.
326
Zheng Baof51738d2021-01-20 16:43:52 +0800327menu "PSP Configuration Options"
328
Zheng Baof51738d2021-01-20 16:43:52 +0800329config AMDFW_CONFIG_FILE
330 string
331 default "src/soc/amd/cezanne/fw.cfg"
332
Rob Barnese09b6812021-04-15 17:21:19 -0600333config PSP_DISABLE_POSTCODES
334 bool "Disable PSP post codes"
335 help
336 Disables the output of port80 post codes from PSP.
337
Karthikeyan Ramasubramanian1a24d842022-03-16 16:27:49 -0600338config PSP_POSTCODES_ON_ESPI
339 bool "Use eSPI bus for PSP post codes"
340 depends on !PSP_DISABLE_POSTCODES
341 default y
342 help
343 Select to send PSP port80 post codes on eSPI bus.
344 If not selected, PSP port80 codes will be sent on LPC bus.
345
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700346config PSP_INIT_ESPI
347 bool "Initialize eSPI in PSP Stage 2 Boot Loader"
Rob Barnese09b6812021-04-15 17:21:19 -0600348 help
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700349 Select to initialize the eSPI controller in the PSP Stage 2 Boot
350 Loader.
Rob Barnese09b6812021-04-15 17:21:19 -0600351
Zheng Baof51738d2021-01-20 16:43:52 +0800352config PSP_LOAD_MP2_FW
353 bool
354 default n
355 help
356 Include the MP2 firmwares and configuration into the PSP build.
357
358 If unsure, answer 'n'
359
Zheng Baof51738d2021-01-20 16:43:52 +0800360config PSP_UNLOCK_SECURE_DEBUG
361 bool "Unlock secure debug"
362 default y
363 help
364 Select this item to enable secure debug options in PSP.
365
Raul E Rangel97b8b172021-02-24 16:59:32 -0700366config HAVE_PSP_WHITELIST_FILE
367 bool "Include a debug whitelist file in PSP build"
368 default n
369 help
370 Support secured unlock prior to reset using a whitelisted
371 serial number. This feature requires a signed whitelist image
372 and bootloader from AMD.
373
374 If unsure, answer 'n'
375
376config PSP_WHITELIST_FILE
377 string "Debug whitelist file path"
378 depends on HAVE_PSP_WHITELIST_FILE
379 default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin"
380
Martin Rothfdad5ad2021-04-16 11:36:01 -0600381config PSP_SOFTFUSE_BITS
382 string "PSP Soft Fuse bits to enable"
383 default "28 6"
384 help
385 Space separated list of Soft Fuse bits to enable.
386 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
387 Bit 7: Disable PSP postcodes on Renoir and newer chips only
388 (Set by PSP_DISABLE_PORT80)
389 Bit 15: PSP post code destination: 0=LPC 1=eSPI
390 (Set by PSP_INITIALIZE_ESPI)
391 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
392
393 See #55758 (NDA) for additional bit definitions.
394
Kangheui Won66c5f252021-04-20 17:30:29 +1000395config PSP_VERSTAGE_FILE
396 string "Specify the PSP_verstage file path"
397 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600398 default "\$(obj)/psp_verstage.bin"
Kangheui Won66c5f252021-04-20 17:30:29 +1000399 help
400 Add psp_verstage file to the build & PSP Directory Table
401
402config PSP_VERSTAGE_SIGNING_TOKEN
403 string "Specify the PSP_verstage Signature Token file path"
404 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
405 default ""
406 help
407 Add psp_verstage signature token to the build & PSP Directory Table
408
Zheng Baof51738d2021-01-20 16:43:52 +0800409endmenu
410
Raul E Rangel06d1e4d2021-04-09 14:42:06 -0600411config VBOOT
412 select VBOOT_VBNV_CMOS
413 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
414
Kangheui Won66c5f252021-04-20 17:30:29 +1000415config VBOOT_STARTS_BEFORE_BOOTBLOCK
416 def_bool n
417 depends on VBOOT
418 select ARCH_VERSTAGE_ARMV7
419 help
420 Runs verstage on the PSP. Only available on
Jon Murphyc4e90452022-06-28 10:36:23 -0600421 certain ChromeOS branded parts from AMD.
Kangheui Won66c5f252021-04-20 17:30:29 +1000422
423config VBOOT_HASH_BLOCK_SIZE
424 hex
425 default 0x9000
426 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
427 help
428 Because the bulk of the time in psp_verstage to hash the RO cbfs is
429 spent in the overhead of doing svc calls, increasing the hash block
430 size significantly cuts the verstage hashing time as seen below.
431
432 4k takes 180ms
433 16k takes 44ms
434 32k takes 33.7ms
435 36k takes 32.5ms
436 There's actually still room for an even bigger stack, but we've
437 reached a point of diminishing returns.
438
439config CMOS_RECOVERY_BYTE
440 hex
441 default 0x51
442 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
443 help
444 If the workbuf is not passed from the PSP to coreboot, set the
445 recovery flag and reboot. The PSP will read this byte, mark the
446 recovery request in VBNV, and reset the system into recovery mode.
447
448 This is the byte before the default first byte used by VBNV
449 (0x26 + 0x0E - 1)
450
Matt DeVillierf9fea862022-10-04 16:41:28 -0500451if VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000452
453config RWA_REGION_ONLY
454 string
455 default "apu/amdfw_a"
456 help
457 Add a space-delimited list of filenames that should only be in the
458 RW-A section.
459
Matt DeVillierf9fea862022-10-04 16:41:28 -0500460endif # VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
461
462if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
463
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000464config RWB_REGION_ONLY
465 string
466 default "apu/amdfw_b"
467 help
468 Add a space-delimited list of filenames that should only be in the
469 RW-B section.
470
471endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
472
Felix Helddc2d3562020-12-02 14:38:53 +0100473endif # SOC_AMD_CEZANNE