blob: dafc26f4ef7257bc01a2464559da3e8365a7a24a [file] [log] [blame]
Felix Helddc2d3562020-12-02 14:38:53 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3config SOC_AMD_CEZANNE
4 bool
5 help
6 AMD Cezanne support
7
8if SOC_AMD_CEZANNE
9
10config SOC_SPECIFIC_OPTIONS
11 def_bool y
Raul E Rangel24d024a2021-02-12 16:07:43 -070012 select ACPI_SOC_NVS
Felix Helddc2d3562020-12-02 14:38:53 +010013 select ARCH_BOOTBLOCK_X86_32
Kangheui Won66c5f252021-04-20 17:30:29 +100014 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010015 select ARCH_ROMSTAGE_X86_32
16 select ARCH_RAMSTAGE_X86_32
Raul E Rangel54616622021-02-05 17:29:12 -070017 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Mathew Kingc519bff2021-03-04 08:26:51 -070018 select DRIVERS_USB_ACPI
Zheng Bao7b13e4e2021-03-16 16:13:56 +080019 select DRIVERS_I2C_DESIGNWARE
Mathew Kingc519bff2021-03-04 08:26:51 -070020 select DRIVERS_USB_PCI_XHCI
Felix Heldc9634992021-01-26 21:35:39 +010021 select FSP_COMPRESS_FSP_M_LZMA
22 select FSP_COMPRESS_FSP_S_LZMA
Raul E Rangele925af22021-03-30 16:32:20 -060023 select GENERIC_GPIO_LIB
Felix Held86024952021-02-03 23:44:28 +010024 select HAVE_ACPI_TABLES
Felix Held44f41532020-12-09 02:01:16 +010025 select HAVE_CF9_RESET
Felix Held227c6492021-03-22 14:44:58 +010026 select HAVE_EM100_SUPPORT
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060027 select HAVE_FSP_GOP
Felix Heldee2a3652021-02-09 23:43:17 +010028 select HAVE_SMI_HANDLER
Felix Heldcb977342021-01-19 20:36:38 +010029 select IDT_IN_EVERY_STAGE
Felix Held4be064a2020-12-08 17:21:04 +010030 select IOAPIC
Felix Held7aacdd12021-02-10 23:27:47 +010031 select PARALLEL_MP
32 select PARALLEL_MP_AP_WORK
Felix Held8d0a6092021-01-14 01:40:50 +010033 select PLATFORM_USES_FSP2_0
Raul E Rangel95b3dc32021-03-24 16:53:37 -060034 select PROVIDES_ROM_SHARING
Felix Helddc2d3562020-12-02 14:38:53 +010035 select RESET_VECTOR_IN_RAM
Felix Held7cd81b92021-02-11 14:58:08 +010036 select RTC
Felix Helddc2d3562020-12-02 14:38:53 +010037 select SOC_AMD_COMMON
Karthikeyan Ramasubramanianfbb027e2021-04-23 11:48:06 -060038 select SOC_AMD_COMMON_BLOCK_ACP
Felix Heldbb4bee852021-02-10 16:53:53 +010039 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held64de2c12020-12-05 20:53:59 +010040 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Eric Lai65b0afe2021-04-09 11:50:48 +080041 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Felix Held62ef88f2020-12-08 23:18:19 +010042 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held9a6bc072021-03-05 00:14:08 +010043 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held07462ef2020-12-11 15:55:45 +010044 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Heldea32c522021-02-13 01:42:44 +010045 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060046 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Felix Held28e23532021-02-24 20:52:08 +010047 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Baob0f00ed2021-03-16 15:28:49 +080048 select SOC_AMD_COMMON_BLOCK_I2C
Zheng Bao3da55692021-01-26 18:30:18 +080049 select SOC_AMD_COMMON_BLOCK_LPC
Felix Helddc2d3562020-12-02 14:38:53 +010050 select SOC_AMD_COMMON_BLOCK_NONCAR
Raul E Rangela6529e72021-02-09 14:38:36 -070051 select SOC_AMD_COMMON_BLOCK_PCI
Felix Helddc2d3562020-12-02 14:38:53 +010052 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Karthikeyan Ramasubramanianf62bbc82021-03-30 15:19:12 -060053 select SOC_AMD_COMMON_BLOCK_PM
Martin Roth31f7a722021-03-23 14:53:58 -060054 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held338d6702021-01-29 23:13:56 +010055 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Felix Held4be064a2020-12-08 17:21:04 +010056 select SOC_AMD_COMMON_BLOCK_SMBUS
Zheng Bao02a5ddd2020-12-15 22:16:51 +080057 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010058 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held7f3f52d2021-03-03 18:56:41 +010059 select SOC_AMD_COMMON_BLOCK_SMU
Raul E Rangel54616622021-02-05 17:29:12 -070060 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held65783fb2020-12-04 17:38:46 +010061 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held8a3d4d52021-01-13 03:06:21 +010062 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel35dc4b02021-02-12 16:04:27 -070063 select SOC_AMD_COMMON_BLOCK_UCODE
Raul E Rangelfd7ed872021-05-04 15:42:09 -060064 select SOC_AMD_COMMON_FSP_PCI
Felix Heldcc975c52021-01-23 00:18:08 +010065 select SSE2
Felix Held8d0a6092021-01-14 01:40:50 +010066 select UDK_2017_BINDING
Felix Heldf09221c2021-01-22 23:50:54 +010067 select X86_AMD_FIXED_MTRRS
Felix Held7aacdd12021-02-10 23:27:47 +010068 select X86_AMD_INIT_SIPI
Felix Helddc2d3562020-12-02 14:38:53 +010069
Raul E Rangel35dc4b02021-02-12 16:04:27 -070070config SOC_AMD_COMMON_BLOCK_UCODE_SIZE
71 default 5568
72
Furquan Shaikh696f4ea2021-01-08 11:48:52 -080073config CHIPSET_DEVICETREE
74 string
75 default "soc/amd/cezanne/chipset.cb"
76
Felix Helddc2d3562020-12-02 14:38:53 +010077config EARLY_RESERVED_DRAM_BASE
78 hex
79 default 0x2000000
80 help
81 This variable defines the base address of the DRAM which is reserved
82 for usage by coreboot in early stages (i.e. before ramstage is up).
83 This memory gets reserved in BIOS tables to ensure that the OS does
84 not use it, thus preventing corruption of OS memory in case of S3
85 resume.
86
87config EARLYRAM_BSP_STACK_SIZE
88 hex
89 default 0x1000
90
91config PSP_APOB_DRAM_ADDRESS
92 hex
93 default 0x2001000
94 help
95 Location in DRAM where the PSP will copy the AGESA PSP Output
96 Block.
97
Kangheui Won66c5f252021-04-20 17:30:29 +100098config PSP_SHAREDMEM_BASE
99 hex
100 default 0x2011000 if VBOOT
101 default 0x0
102 help
103 This variable defines the base address in DRAM memory where PSP copies
104 the vboot workbuf. This is used in the linker script to have a static
105 allocation for the buffer as well as for adding relevant entries in
106 the BIOS directory table for the PSP.
107
108config PSP_SHAREDMEM_SIZE
109 hex
110 default 0x8000 if VBOOT
111 default 0x0
112 help
113 Sets the maximum size for the PSP to pass the vboot workbuf and
114 any logs or timestamps back to coreboot. This will be copied
115 into main memory by the PSP and will be available when the x86 is
116 started. The workbuf's base depends on the address of the reset
117 vector.
118
Felix Helddc2d3562020-12-02 14:38:53 +0100119config PRERAM_CBMEM_CONSOLE_SIZE
120 hex
121 default 0x1600
122 help
123 Increase this value if preram cbmem console is getting truncated
124
Felix Helddc2d3562020-12-02 14:38:53 +0100125config C_ENV_BOOTBLOCK_SIZE
126 hex
127 default 0x10000
128 help
129 Sets the size of the bootblock stage that should be loaded in DRAM.
130 This variable controls the DRAM allocation size in linker script
131 for bootblock stage.
132
Felix Helddc2d3562020-12-02 14:38:53 +0100133config ROMSTAGE_ADDR
134 hex
135 default 0x2040000
136 help
137 Sets the address in DRAM where romstage should be loaded.
138
139config ROMSTAGE_SIZE
140 hex
141 default 0x80000
142 help
143 Sets the size of DRAM allocation for romstage in linker script.
144
145config FSP_M_ADDR
146 hex
147 default 0x20C0000
148 help
149 Sets the address in DRAM where FSP-M should be loaded. cbfstool
150 performs relocation of FSP-M to this address.
151
152config FSP_M_SIZE
153 hex
154 default 0x80000
155 help
156 Sets the size of DRAM allocation for FSP-M in linker script.
157
Felix Held8d0a6092021-01-14 01:40:50 +0100158config FSP_TEMP_RAM_SIZE
159 hex
160 default 0x40000
161 help
162 The amount of coreboot-allocated heap and stack usage by the FSP.
163
Raul E Rangel72616b32021-02-05 16:48:42 -0700164config VERSTAGE_ADDR
165 hex
166 depends on VBOOT_SEPARATE_VERSTAGE
167 default 0x2140000
168 help
169 Sets the address in DRAM where verstage should be loaded if running
170 as a separate stage on x86.
171
172config VERSTAGE_SIZE
173 hex
174 depends on VBOOT_SEPARATE_VERSTAGE
175 default 0x80000
176 help
177 Sets the size of DRAM allocation for verstage in linker script if
178 running as a separate stage on x86.
179
Felix Helddc2d3562020-12-02 14:38:53 +0100180config RAMBASE
181 hex
182 default 0x10000000
183
Raul E Rangel72616b32021-02-05 16:48:42 -0700184config RO_REGION_ONLY
185 string
186 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
187 default "apu/amdfw"
188
Felix Helddc2d3562020-12-02 14:38:53 +0100189config CPU_ADDR_BITS
190 int
191 default 48
192
193config MMCONF_BASE_ADDRESS
Felix Helddc2d3562020-12-02 14:38:53 +0100194 default 0xF8000000
195
196config MMCONF_BUS_NUMBER
Felix Helddc2d3562020-12-02 14:38:53 +0100197 default 64
198
Felix Held88615622021-01-19 23:51:45 +0100199config MAX_CPUS
200 int
201 default 16
Felix Heldb77387f2021-04-23 22:16:04 +0200202 help
203 Maximum number of threads the platform can have.
Felix Held88615622021-01-19 23:51:45 +0100204
Felix Held8a3d4d52021-01-13 03:06:21 +0100205config CONSOLE_UART_BASE_ADDRESS
206 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
207 hex
208 default 0xfedc9000 if UART_FOR_CONSOLE = 0
209 default 0xfedca000 if UART_FOR_CONSOLE = 1
210
Felix Heldee2a3652021-02-09 23:43:17 +0100211config SMM_TSEG_SIZE
212 hex
Felix Helde22eef72021-02-10 22:22:07 +0100213 default 0x800000 if HAVE_SMI_HANDLER
Felix Heldee2a3652021-02-09 23:43:17 +0100214 default 0x0
215
216config SMM_RESERVED_SIZE
217 hex
218 default 0x180000
219
220config SMM_MODULE_STACK_SIZE
221 hex
222 default 0x800
223
Felix Held90b07012021-04-15 20:23:56 +0200224config ACPI_BERT
225 bool "Build ACPI BERT Table"
226 default y
227 depends on HAVE_ACPI_TABLES
228 help
229 Report Machine Check errors identified in POST to the OS in an
230 ACPI Boot Error Record Table.
231
232config ACPI_BERT_SIZE
233 hex
234 default 0x4000 if ACPI_BERT
235 default 0x0
236 help
237 Specify the amount of DRAM reserved for gathering the data used to
238 generate the ACPI table.
239
Zheng Bao7b13e4e2021-03-16 16:13:56 +0800240config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
241 int
242 default 150
243
Raul E Rangel95b3dc32021-03-24 16:53:37 -0600244config DISABLE_SPI_FLASH_ROM_SHARING
245 def_bool n
246 help
247 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
248 which indicates a board level ROM transaction request. This
249 removes arbitration with board and assumes the chipset controls
250 the SPI flash bus entirely.
251
Felix Held27b295b2021-03-25 01:20:41 +0100252config DISABLE_KEYBOARD_RESET_PIN
253 bool
254 help
255 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
256 signal. When this pin is used as GPIO and the keyboard reset
257 functionality isn't disabled, configuring it as an output and driving
258 it as 0 will cause a reset.
259
Jason Glenesk79542fa2021-03-10 03:50:57 -0800260config ACPI_SSDT_PSD_INDEPENDENT
261 bool "Allow core p-state independent transitions"
262 default y
263 help
264 AMD recommends the ACPI _PSD object to be configured to cause
265 cores to transition between p-states independently. A vendor may
266 choose to generate _PSD object to allow cores to transition together.
267
Zheng Baof51738d2021-01-20 16:43:52 +0800268menu "PSP Configuration Options"
269
270config AMD_FWM_POSITION_INDEX
271 int "Firmware Directory Table location (0 to 5)"
272 range 0 5
273 default 0 if BOARD_ROMSIZE_KB_512
274 default 1 if BOARD_ROMSIZE_KB_1024
275 default 2 if BOARD_ROMSIZE_KB_2048
276 default 3 if BOARD_ROMSIZE_KB_4096
277 default 4 if BOARD_ROMSIZE_KB_8192
278 default 5 if BOARD_ROMSIZE_KB_16384
279 help
280 Typically this is calculated by the ROM size, but there may
281 be situations where you want to put the firmware directory
282 table in a different location.
283 0: 512 KB - 0xFFFA0000
284 1: 1 MB - 0xFFF20000
285 2: 2 MB - 0xFFE20000
286 3: 4 MB - 0xFFC20000
287 4: 8 MB - 0xFF820000
288 5: 16 MB - 0xFF020000
289
290comment "AMD Firmware Directory Table set to location for 512KB ROM"
291 depends on AMD_FWM_POSITION_INDEX = 0
292comment "AMD Firmware Directory Table set to location for 1MB ROM"
293 depends on AMD_FWM_POSITION_INDEX = 1
294comment "AMD Firmware Directory Table set to location for 2MB ROM"
295 depends on AMD_FWM_POSITION_INDEX = 2
296comment "AMD Firmware Directory Table set to location for 4MB ROM"
297 depends on AMD_FWM_POSITION_INDEX = 3
298comment "AMD Firmware Directory Table set to location for 8MB ROM"
299 depends on AMD_FWM_POSITION_INDEX = 4
300comment "AMD Firmware Directory Table set to location for 16MB ROM"
301 depends on AMD_FWM_POSITION_INDEX = 5
302
303config AMDFW_CONFIG_FILE
304 string
305 default "src/soc/amd/cezanne/fw.cfg"
306
Rob Barnese09b6812021-04-15 17:21:19 -0600307config PSP_DISABLE_POSTCODES
308 bool "Disable PSP post codes"
309 help
310 Disables the output of port80 post codes from PSP.
311
312config PSP_POSTCODES_ON_ESPI
313 bool "Use eSPI bus for PSP post codes"
314 default y
315 depends on !PSP_DISABLE_POSTCODES
316 help
317 Select to send PSP port80 post codes on eSPI bus.
318 If not selected, PSP port80 codes will be sent on LPC bus.
319
Zheng Baof51738d2021-01-20 16:43:52 +0800320config PSP_LOAD_MP2_FW
321 bool
322 default n
323 help
324 Include the MP2 firmwares and configuration into the PSP build.
325
326 If unsure, answer 'n'
327
Zheng Baof51738d2021-01-20 16:43:52 +0800328config PSP_UNLOCK_SECURE_DEBUG
329 bool "Unlock secure debug"
330 default y
331 help
332 Select this item to enable secure debug options in PSP.
333
Raul E Rangel97b8b172021-02-24 16:59:32 -0700334config HAVE_PSP_WHITELIST_FILE
335 bool "Include a debug whitelist file in PSP build"
336 default n
337 help
338 Support secured unlock prior to reset using a whitelisted
339 serial number. This feature requires a signed whitelist image
340 and bootloader from AMD.
341
342 If unsure, answer 'n'
343
344config PSP_WHITELIST_FILE
345 string "Debug whitelist file path"
346 depends on HAVE_PSP_WHITELIST_FILE
347 default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin"
348
Martin Rothfdad5ad2021-04-16 11:36:01 -0600349config PSP_SOFTFUSE_BITS
350 string "PSP Soft Fuse bits to enable"
351 default "28 6"
352 help
353 Space separated list of Soft Fuse bits to enable.
354 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
355 Bit 7: Disable PSP postcodes on Renoir and newer chips only
356 (Set by PSP_DISABLE_PORT80)
357 Bit 15: PSP post code destination: 0=LPC 1=eSPI
358 (Set by PSP_INITIALIZE_ESPI)
359 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
360
361 See #55758 (NDA) for additional bit definitions.
362
Kangheui Won66c5f252021-04-20 17:30:29 +1000363config PSP_VERSTAGE_FILE
364 string "Specify the PSP_verstage file path"
365 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
366 default "$(obj)/psp_verstage.bin"
367 help
368 Add psp_verstage file to the build & PSP Directory Table
369
370config PSP_VERSTAGE_SIGNING_TOKEN
371 string "Specify the PSP_verstage Signature Token file path"
372 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
373 default ""
374 help
375 Add psp_verstage signature token to the build & PSP Directory Table
376
Zheng Baof51738d2021-01-20 16:43:52 +0800377endmenu
378
Raul E Rangel06d1e4d2021-04-09 14:42:06 -0600379config VBOOT
380 select VBOOT_VBNV_CMOS
381 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
382
Kangheui Won66c5f252021-04-20 17:30:29 +1000383config VBOOT_STARTS_BEFORE_BOOTBLOCK
384 def_bool n
385 depends on VBOOT
386 select ARCH_VERSTAGE_ARMV7
387 help
388 Runs verstage on the PSP. Only available on
389 certain Chrome OS branded parts from AMD.
390
391config VBOOT_HASH_BLOCK_SIZE
392 hex
393 default 0x9000
394 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
395 help
396 Because the bulk of the time in psp_verstage to hash the RO cbfs is
397 spent in the overhead of doing svc calls, increasing the hash block
398 size significantly cuts the verstage hashing time as seen below.
399
400 4k takes 180ms
401 16k takes 44ms
402 32k takes 33.7ms
403 36k takes 32.5ms
404 There's actually still room for an even bigger stack, but we've
405 reached a point of diminishing returns.
406
407config CMOS_RECOVERY_BYTE
408 hex
409 default 0x51
410 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
411 help
412 If the workbuf is not passed from the PSP to coreboot, set the
413 recovery flag and reboot. The PSP will read this byte, mark the
414 recovery request in VBNV, and reset the system into recovery mode.
415
416 This is the byte before the default first byte used by VBNV
417 (0x26 + 0x0E - 1)
418
Felix Helddc2d3562020-12-02 14:38:53 +0100419endif # SOC_AMD_CEZANNE