blob: e96169b9ccd4c0924f05f7d31a6d7836ce86bf18 [file] [log] [blame]
Felix Helddc2d3562020-12-02 14:38:53 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3config SOC_AMD_CEZANNE
4 bool
Raul E Rangel24d024a2021-02-12 16:07:43 -07005 select ACPI_SOC_NVS
Angel Pons8e035e32021-06-22 12:58:20 +02006 select ARCH_X86
Raul E Rangel54616622021-02-05 17:29:12 -07007 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Mathew Kingc519bff2021-03-04 08:26:51 -07008 select DRIVERS_USB_ACPI
9 select DRIVERS_USB_PCI_XHCI
Raul E Rangel2bcf99f2021-11-08 16:58:26 -070010 select FSP_COMPRESS_FSP_M_LZMA if !ASYNC_FILE_LOADING
11 select FSP_COMPRESS_FSP_M_LZ4 if ASYNC_FILE_LOADING
Raul E Rangeldc63bbd2021-11-08 14:10:45 -070012 select FSP_COMPRESS_FSP_S_LZ4
Raul E Rangele925af22021-03-30 16:32:20 -060013 select GENERIC_GPIO_LIB
Felix Held86024952021-02-03 23:44:28 +010014 select HAVE_ACPI_TABLES
Felix Held44f41532020-12-09 02:01:16 +010015 select HAVE_CF9_RESET
Felix Held227c6492021-03-22 14:44:58 +010016 select HAVE_EM100_SUPPORT
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060017 select HAVE_FSP_GOP
Felix Heldee2a3652021-02-09 23:43:17 +010018 select HAVE_SMI_HANDLER
Felix Heldcb977342021-01-19 20:36:38 +010019 select IDT_IN_EVERY_STAGE
Martin Rothbcb610a2022-10-29 13:31:54 -060020 select NO_DDR5
21 select NO_DDR3
22 select NO_DDR2
Felix Held7aacdd12021-02-10 23:27:47 +010023 select PARALLEL_MP_AP_WORK
Felix Held8d0a6092021-01-14 01:40:50 +010024 select PLATFORM_USES_FSP2_0
Raul E Rangel95b3dc32021-03-24 16:53:37 -060025 select PROVIDES_ROM_SHARING
Karthikeyan Ramasubramanian1140b7c2021-09-17 16:33:35 -060026 select PSP_VERSTAGE_CCP_DMA if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010027 select RESET_VECTOR_IN_RAM
Felix Held7cd81b92021-02-11 14:58:08 +010028 select RTC
Felix Helddc2d3562020-12-02 14:38:53 +010029 select SOC_AMD_COMMON
Fred Reitberger6f0b5b32022-02-08 11:55:48 -050030 select SOC_AMD_COMMON_BLOCK_ACP_GEN1
Felix Heldbb4bee852021-02-10 16:53:53 +010031 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held64de2c12020-12-05 20:53:59 +010032 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Helddd882f32021-05-12 01:23:50 +020033 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Felix Held8f7f4bf2022-08-03 22:10:05 +020034 select SOC_AMD_COMMON_BLOCK_ACPI_CPPC
Felix Heldceafcae2023-03-07 00:00:15 +010035 select SOC_AMD_COMMON_BLOCK_ACPI_CPU_POWER_STATE
Eric Lai65b0afe2021-04-09 11:50:48 +080036 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Glenesk8d354282021-07-20 05:21:54 -070037 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held62ef88f2020-12-08 23:18:19 +010038 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held9a6bc072021-03-05 00:14:08 +010039 select SOC_AMD_COMMON_BLOCK_APOB
Fred Reitbergerf78e8442022-10-27 13:58:58 -040040 select SOC_AMD_COMMON_BLOCK_APOB_HASH
Felix Held07462ef2020-12-11 15:55:45 +010041 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Helda63f8592023-03-24 16:30:55 +010042 select SOC_AMD_COMMON_BLOCK_CPUFREQ_FAM17H_19H
Felix Heldea32c522021-02-13 01:42:44 +010043 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held9adc33d2023-05-31 16:08:42 +020044 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC_DOMAIN
Felix Held65d73cc2022-10-13 20:58:47 +020045 select SOC_AMD_COMMON_BLOCK_EMMC
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060046 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Felix Held28e23532021-02-24 20:52:08 +010047 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Baob0f00ed2021-03-16 15:28:49 +080048 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held556d1cc2022-02-02 22:11:52 +010049 select SOC_AMD_COMMON_BLOCK_I2C_PAD_CTRL
Raul E Rangel3acc5152021-06-09 13:36:10 -060050 select SOC_AMD_COMMON_BLOCK_IOMMU
Zheng Bao3da55692021-01-26 18:30:18 +080051 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020052 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Helddc2d3562020-12-02 14:38:53 +010053 select SOC_AMD_COMMON_BLOCK_NONCAR
Raul E Rangela6529e72021-02-09 14:38:36 -070054 select SOC_AMD_COMMON_BLOCK_PCI
Felix Helddc2d3562020-12-02 14:38:53 +010055 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Raul E Rangele4f83172021-05-10 14:49:55 -060056 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Robert Zieba5a040d62022-10-03 14:27:16 -060057 select SOC_AMD_COMMON_BLOCK_PCIE_CLK_REQ
Karthikeyan Ramasubramanianf62bbc82021-03-30 15:19:12 -060058 select SOC_AMD_COMMON_BLOCK_PM
Martin Roth31f7a722021-03-23 14:53:58 -060059 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held338d6702021-01-29 23:13:56 +010060 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth440c8232023-02-01 14:27:18 -070061 select SOC_AMD_COMMON_BLOCK_RESET
Felix Held4be064a2020-12-08 17:21:04 +010062 select SOC_AMD_COMMON_BLOCK_SMBUS
Zheng Bao02a5ddd2020-12-15 22:16:51 +080063 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010064 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held7f3f52d2021-03-03 18:56:41 +010065 select SOC_AMD_COMMON_BLOCK_SMU
Felix Heldcdc6e822023-01-12 23:10:59 +010066 select SOC_AMD_COMMON_BLOCK_SMU_SX_ENTRY
Raul E Rangel54616622021-02-05 17:29:12 -070067 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held23a398e2023-03-23 23:44:03 +010068 select SOC_AMD_COMMON_BLOCK_SVI2
Felix Held60df7ca2023-03-24 20:33:15 +010069 select SOC_AMD_COMMON_BLOCK_TSC
Felix Held8a3d4d52021-01-13 03:06:21 +010070 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel35dc4b02021-02-12 16:04:27 -070071 select SOC_AMD_COMMON_BLOCK_UCODE
Felix Heldd5ab24c2022-08-08 22:57:31 +020072 select SOC_AMD_COMMON_FSP_CCX_CPPC_HOB
Nikolai Vyssotskicbc7c502021-04-28 18:24:28 -050073 select SOC_AMD_COMMON_FSP_DMI_TABLES
Raul E Rangelfd7ed872021-05-04 15:42:09 -060074 select SOC_AMD_COMMON_FSP_PCI
Fred Reitberger16f55f22023-01-11 15:10:30 -050075 select SOC_AMD_COMMON_FSP_PRELOAD_FSPS
Robert Zieba6998ee02022-09-19 10:26:51 -060076 select SOC_AMD_COMMON_BLOCK_XHCI
Felix Heldcc975c52021-01-23 00:18:08 +010077 select SSE2
Felix Held8d0a6092021-01-14 01:40:50 +010078 select UDK_2017_BINDING
Martin Rothbcb610a2022-10-29 13:31:54 -060079 select USE_DDR4
80 select USE_LPDDR4
Subrata Banik34f26b22022-02-10 12:38:02 +053081 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
82 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
83 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Karthikeyan Ramasubramanianbef5c402021-11-18 12:28:31 -070084 select VBOOT_DEFINE_WIDEVINE_COUNTERS if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Heldf09221c2021-01-22 23:50:54 +010085 select X86_AMD_FIXED_MTRRS
Subrata Banik9f91ced2021-07-28 15:38:32 +053086 select X86_INIT_NEED_1_SIPI
Elyes Haouas3cd06cc2023-01-05 07:42:24 +010087 help
88 AMD Cezanne support
89
90if SOC_AMD_CEZANNE
Felix Helddc2d3562020-12-02 14:38:53 +010091
Furquan Shaikh696f4ea2021-01-08 11:48:52 -080092config CHIPSET_DEVICETREE
93 string
94 default "soc/amd/cezanne/chipset.cb"
95
Felix Held44e4bf22021-08-27 23:32:56 +020096config FSP_M_FILE
97 string "FSP-M (memory init) binary path and filename"
98 depends on ADD_FSP_BINARIES
99 default "3rdparty/amd_blobs/cezanne/CEZANNE_M.fd"
100 help
101 The path and filename of the FSP-M binary for this platform.
102
103config FSP_S_FILE
104 string "FSP-S (silicon init) binary path and filename"
105 depends on ADD_FSP_BINARIES
106 default "3rdparty/amd_blobs/cezanne/CEZANNE_S.fd"
107 help
108 The path and filename of the FSP-S binary for this platform.
109
Felix Helddc2d3562020-12-02 14:38:53 +0100110config EARLY_RESERVED_DRAM_BASE
111 hex
112 default 0x2000000
113 help
114 This variable defines the base address of the DRAM which is reserved
115 for usage by coreboot in early stages (i.e. before ramstage is up).
116 This memory gets reserved in BIOS tables to ensure that the OS does
117 not use it, thus preventing corruption of OS memory in case of S3
118 resume.
119
120config EARLYRAM_BSP_STACK_SIZE
121 hex
122 default 0x1000
123
124config PSP_APOB_DRAM_ADDRESS
125 hex
126 default 0x2001000
127 help
128 Location in DRAM where the PSP will copy the AGESA PSP Output
129 Block.
130
Fred Reitberger475e2822022-07-14 11:06:30 -0400131config PSP_APOB_DRAM_SIZE
132 hex
133 default 0x10000
134
Kangheui Won66c5f252021-04-20 17:30:29 +1000135config PSP_SHAREDMEM_BASE
136 hex
137 default 0x2011000 if VBOOT
138 default 0x0
139 help
140 This variable defines the base address in DRAM memory where PSP copies
141 the vboot workbuf. This is used in the linker script to have a static
142 allocation for the buffer as well as for adding relevant entries in
143 the BIOS directory table for the PSP.
144
145config PSP_SHAREDMEM_SIZE
146 hex
147 default 0x8000 if VBOOT
148 default 0x0
149 help
150 Sets the maximum size for the PSP to pass the vboot workbuf and
151 any logs or timestamps back to coreboot. This will be copied
152 into main memory by the PSP and will be available when the x86 is
153 started. The workbuf's base depends on the address of the reset
154 vector.
155
Raul E Rangel86302a82022-01-18 15:29:54 -0700156config PRE_X86_CBMEM_CONSOLE_SIZE
157 hex
158 default 0x1600
159 help
160 Size of the CBMEM console used in PSP verstage.
161
Felix Helddc2d3562020-12-02 14:38:53 +0100162config PRERAM_CBMEM_CONSOLE_SIZE
163 hex
Raul E Rangel9d93b162022-01-13 13:43:57 -0700164 default 0x2000
Felix Helddc2d3562020-12-02 14:38:53 +0100165 help
166 Increase this value if preram cbmem console is getting truncated
167
Kangheui Won4020aa72021-05-20 09:56:39 +1000168config CBFS_MCACHE_SIZE
169 hex
170 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
171
Felix Helddc2d3562020-12-02 14:38:53 +0100172config C_ENV_BOOTBLOCK_SIZE
173 hex
174 default 0x10000
175 help
176 Sets the size of the bootblock stage that should be loaded in DRAM.
177 This variable controls the DRAM allocation size in linker script
178 for bootblock stage.
179
Felix Helddc2d3562020-12-02 14:38:53 +0100180config ROMSTAGE_ADDR
181 hex
182 default 0x2040000
183 help
184 Sets the address in DRAM where romstage should be loaded.
185
186config ROMSTAGE_SIZE
187 hex
188 default 0x80000
189 help
190 Sets the size of DRAM allocation for romstage in linker script.
191
192config FSP_M_ADDR
193 hex
194 default 0x20C0000
195 help
196 Sets the address in DRAM where FSP-M should be loaded. cbfstool
197 performs relocation of FSP-M to this address.
198
199config FSP_M_SIZE
200 hex
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600201 default 0xC0000
Felix Helddc2d3562020-12-02 14:38:53 +0100202 help
203 Sets the size of DRAM allocation for FSP-M in linker script.
204
Felix Held8d0a6092021-01-14 01:40:50 +0100205config FSP_TEMP_RAM_SIZE
206 hex
207 default 0x40000
208 help
209 The amount of coreboot-allocated heap and stack usage by the FSP.
210
Raul E Rangel72616b32021-02-05 16:48:42 -0700211config VERSTAGE_ADDR
212 hex
213 depends on VBOOT_SEPARATE_VERSTAGE
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600214 default 0x2180000
Raul E Rangel72616b32021-02-05 16:48:42 -0700215 help
216 Sets the address in DRAM where verstage should be loaded if running
217 as a separate stage on x86.
218
219config VERSTAGE_SIZE
220 hex
221 depends on VBOOT_SEPARATE_VERSTAGE
222 default 0x80000
223 help
224 Sets the size of DRAM allocation for verstage in linker script if
225 running as a separate stage on x86.
226
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600227config ASYNC_FILE_LOADING
228 bool "Loads files from SPI asynchronously"
229 select COOP_MULTITASKING
230 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
Raul E Rangeldcd81142021-11-02 11:51:48 -0600231 select CBFS_PRELOAD
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600232 help
233 When enabled, the platform will use the LPC SPI DMA controller to
234 asynchronously load contents from the SPI ROM. This will improve
235 boot time because the CPUs can be performing useful work while the
236 SPI contents are being preloaded.
237
Raul E Rangeldcd81142021-11-02 11:51:48 -0600238config CBFS_CACHE_SIZE
239 hex
240 default 0x40000 if CBFS_PRELOAD
241
Raul E Rangel72616b32021-02-05 16:48:42 -0700242config RO_REGION_ONLY
243 string
244 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
245 default "apu/amdfw"
246
Shelley Chen4e9bb332021-10-20 15:43:45 -0700247config ECAM_MMCONF_BASE_ADDRESS
Felix Helddc2d3562020-12-02 14:38:53 +0100248 default 0xF8000000
249
Shelley Chen4e9bb332021-10-20 15:43:45 -0700250config ECAM_MMCONF_BUS_NUMBER
Felix Helddc2d3562020-12-02 14:38:53 +0100251 default 64
252
Felix Held88615622021-01-19 23:51:45 +0100253config MAX_CPUS
254 int
255 default 16
Felix Heldb77387f2021-04-23 22:16:04 +0200256 help
257 Maximum number of threads the platform can have.
Felix Held88615622021-01-19 23:51:45 +0100258
Felix Held30abfe52023-02-14 22:39:29 +0100259config VGA_BIOS_ID
260 string
261 default "1002,1638"
262 help
263 The default VGA BIOS PCI vendor/device ID should be set to the
264 result of the map_oprom_vendev() function in grapthics.c.
265
266config VGA_BIOS_FILE
267 string
268 default "3rdparty/amd_blobs/cezanne/CezanneGenericVbios.bin"
269
Felix Held8a3d4d52021-01-13 03:06:21 +0100270config CONSOLE_UART_BASE_ADDRESS
271 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
272 hex
273 default 0xfedc9000 if UART_FOR_CONSOLE = 0
274 default 0xfedca000 if UART_FOR_CONSOLE = 1
275
Felix Heldee2a3652021-02-09 23:43:17 +0100276config SMM_TSEG_SIZE
277 hex
Felix Helde22eef72021-02-10 22:22:07 +0100278 default 0x800000 if HAVE_SMI_HANDLER
Felix Heldee2a3652021-02-09 23:43:17 +0100279 default 0x0
280
281config SMM_RESERVED_SIZE
282 hex
283 default 0x180000
284
285config SMM_MODULE_STACK_SIZE
286 hex
287 default 0x800
288
Felix Held90b07012021-04-15 20:23:56 +0200289config ACPI_BERT
290 bool "Build ACPI BERT Table"
291 default y
292 depends on HAVE_ACPI_TABLES
293 help
294 Report Machine Check errors identified in POST to the OS in an
295 ACPI Boot Error Record Table.
296
297config ACPI_BERT_SIZE
298 hex
299 default 0x4000 if ACPI_BERT
300 default 0x0
301 help
302 Specify the amount of DRAM reserved for gathering the data used to
303 generate the ACPI table.
304
Zheng Bao7b13e4e2021-03-16 16:13:56 +0800305config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
306 int
307 default 150
308
Raul E Rangel95b3dc32021-03-24 16:53:37 -0600309config DISABLE_SPI_FLASH_ROM_SHARING
310 def_bool n
311 help
312 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
313 which indicates a board level ROM transaction request. This
314 removes arbitration with board and assumes the chipset controls
315 the SPI flash bus entirely.
316
Felix Held27b295b2021-03-25 01:20:41 +0100317config DISABLE_KEYBOARD_RESET_PIN
318 bool
319 help
320 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
321 signal. When this pin is used as GPIO and the keyboard reset
322 functionality isn't disabled, configuring it as an output and driving
323 it as 0 will cause a reset.
324
Zheng Baof51738d2021-01-20 16:43:52 +0800325menu "PSP Configuration Options"
326
327config AMD_FWM_POSITION_INDEX
328 int "Firmware Directory Table location (0 to 5)"
329 range 0 5
330 default 0 if BOARD_ROMSIZE_KB_512
331 default 1 if BOARD_ROMSIZE_KB_1024
332 default 2 if BOARD_ROMSIZE_KB_2048
333 default 3 if BOARD_ROMSIZE_KB_4096
334 default 4 if BOARD_ROMSIZE_KB_8192
335 default 5 if BOARD_ROMSIZE_KB_16384
336 help
337 Typically this is calculated by the ROM size, but there may
338 be situations where you want to put the firmware directory
339 table in a different location.
340 0: 512 KB - 0xFFFA0000
341 1: 1 MB - 0xFFF20000
342 2: 2 MB - 0xFFE20000
343 3: 4 MB - 0xFFC20000
344 4: 8 MB - 0xFF820000
345 5: 16 MB - 0xFF020000
346
347comment "AMD Firmware Directory Table set to location for 512KB ROM"
348 depends on AMD_FWM_POSITION_INDEX = 0
349comment "AMD Firmware Directory Table set to location for 1MB ROM"
350 depends on AMD_FWM_POSITION_INDEX = 1
351comment "AMD Firmware Directory Table set to location for 2MB ROM"
352 depends on AMD_FWM_POSITION_INDEX = 2
353comment "AMD Firmware Directory Table set to location for 4MB ROM"
354 depends on AMD_FWM_POSITION_INDEX = 3
355comment "AMD Firmware Directory Table set to location for 8MB ROM"
356 depends on AMD_FWM_POSITION_INDEX = 4
357comment "AMD Firmware Directory Table set to location for 16MB ROM"
358 depends on AMD_FWM_POSITION_INDEX = 5
359
360config AMDFW_CONFIG_FILE
361 string
362 default "src/soc/amd/cezanne/fw.cfg"
363
Rob Barnese09b6812021-04-15 17:21:19 -0600364config PSP_DISABLE_POSTCODES
365 bool "Disable PSP post codes"
366 help
367 Disables the output of port80 post codes from PSP.
368
Karthikeyan Ramasubramanian1a24d842022-03-16 16:27:49 -0600369config PSP_POSTCODES_ON_ESPI
370 bool "Use eSPI bus for PSP post codes"
371 depends on !PSP_DISABLE_POSTCODES
372 default y
373 help
374 Select to send PSP port80 post codes on eSPI bus.
375 If not selected, PSP port80 codes will be sent on LPC bus.
376
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700377config PSP_INIT_ESPI
378 bool "Initialize eSPI in PSP Stage 2 Boot Loader"
Rob Barnese09b6812021-04-15 17:21:19 -0600379 help
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700380 Select to initialize the eSPI controller in the PSP Stage 2 Boot
381 Loader.
Rob Barnese09b6812021-04-15 17:21:19 -0600382
Zheng Baof51738d2021-01-20 16:43:52 +0800383config PSP_LOAD_MP2_FW
384 bool
385 default n
386 help
387 Include the MP2 firmwares and configuration into the PSP build.
388
389 If unsure, answer 'n'
390
Zheng Baof51738d2021-01-20 16:43:52 +0800391config PSP_UNLOCK_SECURE_DEBUG
392 bool "Unlock secure debug"
393 default y
394 help
395 Select this item to enable secure debug options in PSP.
396
Raul E Rangel97b8b172021-02-24 16:59:32 -0700397config HAVE_PSP_WHITELIST_FILE
398 bool "Include a debug whitelist file in PSP build"
399 default n
400 help
401 Support secured unlock prior to reset using a whitelisted
402 serial number. This feature requires a signed whitelist image
403 and bootloader from AMD.
404
405 If unsure, answer 'n'
406
407config PSP_WHITELIST_FILE
408 string "Debug whitelist file path"
409 depends on HAVE_PSP_WHITELIST_FILE
410 default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin"
411
Zheng Baoc5b912f72022-02-11 11:53:32 +0800412config HAVE_SPL_FILE
413 bool "Have a mainboard specific SPL table file"
414 default n
415 help
416 Have a mainboard specific SPL table file, which is created by AMD
417 and put to 3rdparty/blobs.
418
419 If unsure, answer 'n'
420
421config SPL_TABLE_FILE
422 string "SPL table file"
423 depends on HAVE_SPL_FILE
424 default "3rdparty/amd_blobs/cezanne/PSP/TypeId0x55_SplTableBl_CZN.sbin"
425
Martin Rothfdad5ad2021-04-16 11:36:01 -0600426config PSP_SOFTFUSE_BITS
427 string "PSP Soft Fuse bits to enable"
428 default "28 6"
429 help
430 Space separated list of Soft Fuse bits to enable.
431 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
432 Bit 7: Disable PSP postcodes on Renoir and newer chips only
433 (Set by PSP_DISABLE_PORT80)
434 Bit 15: PSP post code destination: 0=LPC 1=eSPI
435 (Set by PSP_INITIALIZE_ESPI)
436 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
437
438 See #55758 (NDA) for additional bit definitions.
439
Kangheui Won66c5f252021-04-20 17:30:29 +1000440config PSP_VERSTAGE_FILE
441 string "Specify the PSP_verstage file path"
442 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600443 default "\$(obj)/psp_verstage.bin"
Kangheui Won66c5f252021-04-20 17:30:29 +1000444 help
445 Add psp_verstage file to the build & PSP Directory Table
446
447config PSP_VERSTAGE_SIGNING_TOKEN
448 string "Specify the PSP_verstage Signature Token file path"
449 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
450 default ""
451 help
452 Add psp_verstage signature token to the build & PSP Directory Table
453
Zheng Baof51738d2021-01-20 16:43:52 +0800454endmenu
455
Raul E Rangel06d1e4d2021-04-09 14:42:06 -0600456config VBOOT
457 select VBOOT_VBNV_CMOS
458 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
459
Kangheui Won66c5f252021-04-20 17:30:29 +1000460config VBOOT_STARTS_BEFORE_BOOTBLOCK
461 def_bool n
462 depends on VBOOT
463 select ARCH_VERSTAGE_ARMV7
464 help
465 Runs verstage on the PSP. Only available on
Jon Murphyc4e90452022-06-28 10:36:23 -0600466 certain ChromeOS branded parts from AMD.
Kangheui Won66c5f252021-04-20 17:30:29 +1000467
468config VBOOT_HASH_BLOCK_SIZE
469 hex
470 default 0x9000
471 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
472 help
473 Because the bulk of the time in psp_verstage to hash the RO cbfs is
474 spent in the overhead of doing svc calls, increasing the hash block
475 size significantly cuts the verstage hashing time as seen below.
476
477 4k takes 180ms
478 16k takes 44ms
479 32k takes 33.7ms
480 36k takes 32.5ms
481 There's actually still room for an even bigger stack, but we've
482 reached a point of diminishing returns.
483
484config CMOS_RECOVERY_BYTE
485 hex
486 default 0x51
487 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
488 help
489 If the workbuf is not passed from the PSP to coreboot, set the
490 recovery flag and reboot. The PSP will read this byte, mark the
491 recovery request in VBNV, and reset the system into recovery mode.
492
493 This is the byte before the default first byte used by VBNV
494 (0x26 + 0x0E - 1)
495
Matt DeVillierf9fea862022-10-04 16:41:28 -0500496if VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000497
498config RWA_REGION_ONLY
499 string
500 default "apu/amdfw_a"
501 help
502 Add a space-delimited list of filenames that should only be in the
503 RW-A section.
504
Matt DeVillierf9fea862022-10-04 16:41:28 -0500505endif # VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
506
507if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
508
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000509config RWB_REGION_ONLY
510 string
511 default "apu/amdfw_b"
512 help
513 Add a space-delimited list of filenames that should only be in the
514 RW-B section.
515
516endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
517
Felix Helddc2d3562020-12-02 14:38:53 +0100518endif # SOC_AMD_CEZANNE