blob: 1630df2e72beef8a6581d1989171fad172e0eb57 [file] [log] [blame]
Felix Helddc2d3562020-12-02 14:38:53 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3config SOC_AMD_CEZANNE
4 bool
5 help
6 AMD Cezanne support
7
8if SOC_AMD_CEZANNE
9
10config SOC_SPECIFIC_OPTIONS
11 def_bool y
Raul E Rangel24d024a2021-02-12 16:07:43 -070012 select ACPI_SOC_NVS
Felix Helddc2d3562020-12-02 14:38:53 +010013 select ARCH_BOOTBLOCK_X86_32
Kangheui Won66c5f252021-04-20 17:30:29 +100014 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010015 select ARCH_ROMSTAGE_X86_32
16 select ARCH_RAMSTAGE_X86_32
Angel Pons8e035e32021-06-22 12:58:20 +020017 select ARCH_X86
Raul E Rangel54616622021-02-05 17:29:12 -070018 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Mathew Kingc519bff2021-03-04 08:26:51 -070019 select DRIVERS_USB_ACPI
20 select DRIVERS_USB_PCI_XHCI
Raul E Rangel2bcf99f2021-11-08 16:58:26 -070021 select FSP_COMPRESS_FSP_M_LZMA if !ASYNC_FILE_LOADING
22 select FSP_COMPRESS_FSP_M_LZ4 if ASYNC_FILE_LOADING
Raul E Rangeldc63bbd2021-11-08 14:10:45 -070023 select FSP_COMPRESS_FSP_S_LZ4
Raul E Rangele925af22021-03-30 16:32:20 -060024 select GENERIC_GPIO_LIB
Felix Held86024952021-02-03 23:44:28 +010025 select HAVE_ACPI_TABLES
Felix Held44f41532020-12-09 02:01:16 +010026 select HAVE_CF9_RESET
Felix Held227c6492021-03-22 14:44:58 +010027 select HAVE_EM100_SUPPORT
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060028 select HAVE_FSP_GOP
Felix Heldee2a3652021-02-09 23:43:17 +010029 select HAVE_SMI_HANDLER
Felix Heldcb977342021-01-19 20:36:38 +010030 select IDT_IN_EVERY_STAGE
Martin Rothbcb610a2022-10-29 13:31:54 -060031 select NO_DDR5
32 select NO_DDR3
33 select NO_DDR2
Felix Held7aacdd12021-02-10 23:27:47 +010034 select PARALLEL_MP_AP_WORK
Felix Held8d0a6092021-01-14 01:40:50 +010035 select PLATFORM_USES_FSP2_0
Raul E Rangel95b3dc32021-03-24 16:53:37 -060036 select PROVIDES_ROM_SHARING
Karthikeyan Ramasubramanian1140b7c2021-09-17 16:33:35 -060037 select PSP_VERSTAGE_CCP_DMA if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010038 select RESET_VECTOR_IN_RAM
Felix Held7cd81b92021-02-11 14:58:08 +010039 select RTC
Felix Helddc2d3562020-12-02 14:38:53 +010040 select SOC_AMD_COMMON
Fred Reitberger6f0b5b32022-02-08 11:55:48 -050041 select SOC_AMD_COMMON_BLOCK_ACP_GEN1
Felix Heldbb4bee852021-02-10 16:53:53 +010042 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held64de2c12020-12-05 20:53:59 +010043 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Helddd882f32021-05-12 01:23:50 +020044 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Felix Held8f7f4bf2022-08-03 22:10:05 +020045 select SOC_AMD_COMMON_BLOCK_ACPI_CPPC
Eric Lai65b0afe2021-04-09 11:50:48 +080046 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Glenesk8d354282021-07-20 05:21:54 -070047 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held62ef88f2020-12-08 23:18:19 +010048 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held9a6bc072021-03-05 00:14:08 +010049 select SOC_AMD_COMMON_BLOCK_APOB
Fred Reitbergerf78e8442022-10-27 13:58:58 -040050 select SOC_AMD_COMMON_BLOCK_APOB_HASH
Felix Held07462ef2020-12-11 15:55:45 +010051 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Heldea32c522021-02-13 01:42:44 +010052 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held65d73cc2022-10-13 20:58:47 +020053 select SOC_AMD_COMMON_BLOCK_EMMC
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060054 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Felix Held28e23532021-02-24 20:52:08 +010055 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Baob0f00ed2021-03-16 15:28:49 +080056 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held556d1cc2022-02-02 22:11:52 +010057 select SOC_AMD_COMMON_BLOCK_I2C_PAD_CTRL
Raul E Rangel3acc5152021-06-09 13:36:10 -060058 select SOC_AMD_COMMON_BLOCK_IOMMU
Zheng Bao3da55692021-01-26 18:30:18 +080059 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020060 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Helddc2d3562020-12-02 14:38:53 +010061 select SOC_AMD_COMMON_BLOCK_NONCAR
Raul E Rangela6529e72021-02-09 14:38:36 -070062 select SOC_AMD_COMMON_BLOCK_PCI
Felix Helddc2d3562020-12-02 14:38:53 +010063 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Raul E Rangele4f83172021-05-10 14:49:55 -060064 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Robert Zieba5a040d62022-10-03 14:27:16 -060065 select SOC_AMD_COMMON_BLOCK_PCIE_CLK_REQ
Karthikeyan Ramasubramanianf62bbc82021-03-30 15:19:12 -060066 select SOC_AMD_COMMON_BLOCK_PM
Martin Roth31f7a722021-03-23 14:53:58 -060067 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held338d6702021-01-29 23:13:56 +010068 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Felix Held4be064a2020-12-08 17:21:04 +010069 select SOC_AMD_COMMON_BLOCK_SMBUS
Zheng Bao02a5ddd2020-12-15 22:16:51 +080070 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010071 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held7f3f52d2021-03-03 18:56:41 +010072 select SOC_AMD_COMMON_BLOCK_SMU
Raul E Rangel54616622021-02-05 17:29:12 -070073 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held65783fb2020-12-04 17:38:46 +010074 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held8a3d4d52021-01-13 03:06:21 +010075 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel35dc4b02021-02-12 16:04:27 -070076 select SOC_AMD_COMMON_BLOCK_UCODE
Felix Heldd5ab24c2022-08-08 22:57:31 +020077 select SOC_AMD_COMMON_FSP_CCX_CPPC_HOB
Nikolai Vyssotskicbc7c502021-04-28 18:24:28 -050078 select SOC_AMD_COMMON_FSP_DMI_TABLES
Raul E Rangelfd7ed872021-05-04 15:42:09 -060079 select SOC_AMD_COMMON_FSP_PCI
Felix Heldcc975c52021-01-23 00:18:08 +010080 select SSE2
Felix Held8d0a6092021-01-14 01:40:50 +010081 select UDK_2017_BINDING
Martin Rothbcb610a2022-10-29 13:31:54 -060082 select USE_DDR4
83 select USE_LPDDR4
Subrata Banik34f26b22022-02-10 12:38:02 +053084 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
85 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
86 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Karthikeyan Ramasubramanianbef5c402021-11-18 12:28:31 -070087 select VBOOT_DEFINE_WIDEVINE_COUNTERS if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Heldf09221c2021-01-22 23:50:54 +010088 select X86_AMD_FIXED_MTRRS
Subrata Banik9f91ced2021-07-28 15:38:32 +053089 select X86_INIT_NEED_1_SIPI
Felix Helddc2d3562020-12-02 14:38:53 +010090
Angel Pons6f5a6582021-06-22 15:18:07 +020091config ARCH_ALL_STAGES_X86
92 default n
93
Furquan Shaikh696f4ea2021-01-08 11:48:52 -080094config CHIPSET_DEVICETREE
95 string
96 default "soc/amd/cezanne/chipset.cb"
97
Felix Held44e4bf22021-08-27 23:32:56 +020098config FSP_M_FILE
99 string "FSP-M (memory init) binary path and filename"
100 depends on ADD_FSP_BINARIES
101 default "3rdparty/amd_blobs/cezanne/CEZANNE_M.fd"
102 help
103 The path and filename of the FSP-M binary for this platform.
104
105config FSP_S_FILE
106 string "FSP-S (silicon init) binary path and filename"
107 depends on ADD_FSP_BINARIES
108 default "3rdparty/amd_blobs/cezanne/CEZANNE_S.fd"
109 help
110 The path and filename of the FSP-S binary for this platform.
111
Felix Helddc2d3562020-12-02 14:38:53 +0100112config EARLY_RESERVED_DRAM_BASE
113 hex
114 default 0x2000000
115 help
116 This variable defines the base address of the DRAM which is reserved
117 for usage by coreboot in early stages (i.e. before ramstage is up).
118 This memory gets reserved in BIOS tables to ensure that the OS does
119 not use it, thus preventing corruption of OS memory in case of S3
120 resume.
121
122config EARLYRAM_BSP_STACK_SIZE
123 hex
124 default 0x1000
125
126config PSP_APOB_DRAM_ADDRESS
127 hex
128 default 0x2001000
129 help
130 Location in DRAM where the PSP will copy the AGESA PSP Output
131 Block.
132
Fred Reitberger475e2822022-07-14 11:06:30 -0400133config PSP_APOB_DRAM_SIZE
134 hex
135 default 0x10000
136
Kangheui Won66c5f252021-04-20 17:30:29 +1000137config PSP_SHAREDMEM_BASE
138 hex
139 default 0x2011000 if VBOOT
140 default 0x0
141 help
142 This variable defines the base address in DRAM memory where PSP copies
143 the vboot workbuf. This is used in the linker script to have a static
144 allocation for the buffer as well as for adding relevant entries in
145 the BIOS directory table for the PSP.
146
147config PSP_SHAREDMEM_SIZE
148 hex
149 default 0x8000 if VBOOT
150 default 0x0
151 help
152 Sets the maximum size for the PSP to pass the vboot workbuf and
153 any logs or timestamps back to coreboot. This will be copied
154 into main memory by the PSP and will be available when the x86 is
155 started. The workbuf's base depends on the address of the reset
156 vector.
157
Raul E Rangel86302a82022-01-18 15:29:54 -0700158config PRE_X86_CBMEM_CONSOLE_SIZE
159 hex
160 default 0x1600
161 help
162 Size of the CBMEM console used in PSP verstage.
163
Felix Helddc2d3562020-12-02 14:38:53 +0100164config PRERAM_CBMEM_CONSOLE_SIZE
165 hex
Raul E Rangel9d93b162022-01-13 13:43:57 -0700166 default 0x2000
Felix Helddc2d3562020-12-02 14:38:53 +0100167 help
168 Increase this value if preram cbmem console is getting truncated
169
Kangheui Won4020aa72021-05-20 09:56:39 +1000170config CBFS_MCACHE_SIZE
171 hex
172 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
173
Felix Helddc2d3562020-12-02 14:38:53 +0100174config C_ENV_BOOTBLOCK_SIZE
175 hex
176 default 0x10000
177 help
178 Sets the size of the bootblock stage that should be loaded in DRAM.
179 This variable controls the DRAM allocation size in linker script
180 for bootblock stage.
181
Felix Helddc2d3562020-12-02 14:38:53 +0100182config ROMSTAGE_ADDR
183 hex
184 default 0x2040000
185 help
186 Sets the address in DRAM where romstage should be loaded.
187
188config ROMSTAGE_SIZE
189 hex
190 default 0x80000
191 help
192 Sets the size of DRAM allocation for romstage in linker script.
193
194config FSP_M_ADDR
195 hex
196 default 0x20C0000
197 help
198 Sets the address in DRAM where FSP-M should be loaded. cbfstool
199 performs relocation of FSP-M to this address.
200
201config FSP_M_SIZE
202 hex
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600203 default 0xC0000
Felix Helddc2d3562020-12-02 14:38:53 +0100204 help
205 Sets the size of DRAM allocation for FSP-M in linker script.
206
Felix Held8d0a6092021-01-14 01:40:50 +0100207config FSP_TEMP_RAM_SIZE
208 hex
209 default 0x40000
210 help
211 The amount of coreboot-allocated heap and stack usage by the FSP.
212
Raul E Rangel72616b32021-02-05 16:48:42 -0700213config VERSTAGE_ADDR
214 hex
215 depends on VBOOT_SEPARATE_VERSTAGE
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600216 default 0x2180000
Raul E Rangel72616b32021-02-05 16:48:42 -0700217 help
218 Sets the address in DRAM where verstage should be loaded if running
219 as a separate stage on x86.
220
221config VERSTAGE_SIZE
222 hex
223 depends on VBOOT_SEPARATE_VERSTAGE
224 default 0x80000
225 help
226 Sets the size of DRAM allocation for verstage in linker script if
227 running as a separate stage on x86.
228
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600229config ASYNC_FILE_LOADING
230 bool "Loads files from SPI asynchronously"
231 select COOP_MULTITASKING
232 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
Raul E Rangeldcd81142021-11-02 11:51:48 -0600233 select CBFS_PRELOAD
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600234 help
235 When enabled, the platform will use the LPC SPI DMA controller to
236 asynchronously load contents from the SPI ROM. This will improve
237 boot time because the CPUs can be performing useful work while the
238 SPI contents are being preloaded.
239
Raul E Rangeldcd81142021-11-02 11:51:48 -0600240config CBFS_CACHE_SIZE
241 hex
242 default 0x40000 if CBFS_PRELOAD
243
Raul E Rangel72616b32021-02-05 16:48:42 -0700244config RO_REGION_ONLY
245 string
246 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
247 default "apu/amdfw"
248
Shelley Chen4e9bb332021-10-20 15:43:45 -0700249config ECAM_MMCONF_BASE_ADDRESS
Felix Helddc2d3562020-12-02 14:38:53 +0100250 default 0xF8000000
251
Shelley Chen4e9bb332021-10-20 15:43:45 -0700252config ECAM_MMCONF_BUS_NUMBER
Felix Helddc2d3562020-12-02 14:38:53 +0100253 default 64
254
Felix Held88615622021-01-19 23:51:45 +0100255config MAX_CPUS
256 int
257 default 16
Felix Heldb77387f2021-04-23 22:16:04 +0200258 help
259 Maximum number of threads the platform can have.
Felix Held88615622021-01-19 23:51:45 +0100260
Felix Held8a3d4d52021-01-13 03:06:21 +0100261config CONSOLE_UART_BASE_ADDRESS
262 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
263 hex
264 default 0xfedc9000 if UART_FOR_CONSOLE = 0
265 default 0xfedca000 if UART_FOR_CONSOLE = 1
266
Felix Heldee2a3652021-02-09 23:43:17 +0100267config SMM_TSEG_SIZE
268 hex
Felix Helde22eef72021-02-10 22:22:07 +0100269 default 0x800000 if HAVE_SMI_HANDLER
Felix Heldee2a3652021-02-09 23:43:17 +0100270 default 0x0
271
272config SMM_RESERVED_SIZE
273 hex
274 default 0x180000
275
276config SMM_MODULE_STACK_SIZE
277 hex
278 default 0x800
279
Felix Held90b07012021-04-15 20:23:56 +0200280config ACPI_BERT
281 bool "Build ACPI BERT Table"
282 default y
283 depends on HAVE_ACPI_TABLES
284 help
285 Report Machine Check errors identified in POST to the OS in an
286 ACPI Boot Error Record Table.
287
288config ACPI_BERT_SIZE
289 hex
290 default 0x4000 if ACPI_BERT
291 default 0x0
292 help
293 Specify the amount of DRAM reserved for gathering the data used to
294 generate the ACPI table.
295
Zheng Bao7b13e4e2021-03-16 16:13:56 +0800296config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
297 int
298 default 150
299
Raul E Rangel95b3dc32021-03-24 16:53:37 -0600300config DISABLE_SPI_FLASH_ROM_SHARING
301 def_bool n
302 help
303 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
304 which indicates a board level ROM transaction request. This
305 removes arbitration with board and assumes the chipset controls
306 the SPI flash bus entirely.
307
Felix Held27b295b2021-03-25 01:20:41 +0100308config DISABLE_KEYBOARD_RESET_PIN
309 bool
310 help
311 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
312 signal. When this pin is used as GPIO and the keyboard reset
313 functionality isn't disabled, configuring it as an output and driving
314 it as 0 will cause a reset.
315
Jason Glenesk79542fa2021-03-10 03:50:57 -0800316config ACPI_SSDT_PSD_INDEPENDENT
317 bool "Allow core p-state independent transitions"
318 default y
319 help
320 AMD recommends the ACPI _PSD object to be configured to cause
321 cores to transition between p-states independently. A vendor may
322 choose to generate _PSD object to allow cores to transition together.
323
Zheng Baof51738d2021-01-20 16:43:52 +0800324menu "PSP Configuration Options"
325
326config AMD_FWM_POSITION_INDEX
327 int "Firmware Directory Table location (0 to 5)"
328 range 0 5
329 default 0 if BOARD_ROMSIZE_KB_512
330 default 1 if BOARD_ROMSIZE_KB_1024
331 default 2 if BOARD_ROMSIZE_KB_2048
332 default 3 if BOARD_ROMSIZE_KB_4096
333 default 4 if BOARD_ROMSIZE_KB_8192
334 default 5 if BOARD_ROMSIZE_KB_16384
335 help
336 Typically this is calculated by the ROM size, but there may
337 be situations where you want to put the firmware directory
338 table in a different location.
339 0: 512 KB - 0xFFFA0000
340 1: 1 MB - 0xFFF20000
341 2: 2 MB - 0xFFE20000
342 3: 4 MB - 0xFFC20000
343 4: 8 MB - 0xFF820000
344 5: 16 MB - 0xFF020000
345
346comment "AMD Firmware Directory Table set to location for 512KB ROM"
347 depends on AMD_FWM_POSITION_INDEX = 0
348comment "AMD Firmware Directory Table set to location for 1MB ROM"
349 depends on AMD_FWM_POSITION_INDEX = 1
350comment "AMD Firmware Directory Table set to location for 2MB ROM"
351 depends on AMD_FWM_POSITION_INDEX = 2
352comment "AMD Firmware Directory Table set to location for 4MB ROM"
353 depends on AMD_FWM_POSITION_INDEX = 3
354comment "AMD Firmware Directory Table set to location for 8MB ROM"
355 depends on AMD_FWM_POSITION_INDEX = 4
356comment "AMD Firmware Directory Table set to location for 16MB ROM"
357 depends on AMD_FWM_POSITION_INDEX = 5
358
359config AMDFW_CONFIG_FILE
360 string
361 default "src/soc/amd/cezanne/fw.cfg"
362
Rob Barnese09b6812021-04-15 17:21:19 -0600363config PSP_DISABLE_POSTCODES
364 bool "Disable PSP post codes"
365 help
366 Disables the output of port80 post codes from PSP.
367
Karthikeyan Ramasubramanian1a24d842022-03-16 16:27:49 -0600368config PSP_POSTCODES_ON_ESPI
369 bool "Use eSPI bus for PSP post codes"
370 depends on !PSP_DISABLE_POSTCODES
371 default y
372 help
373 Select to send PSP port80 post codes on eSPI bus.
374 If not selected, PSP port80 codes will be sent on LPC bus.
375
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700376config PSP_INIT_ESPI
377 bool "Initialize eSPI in PSP Stage 2 Boot Loader"
Rob Barnese09b6812021-04-15 17:21:19 -0600378 help
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700379 Select to initialize the eSPI controller in the PSP Stage 2 Boot
380 Loader.
Rob Barnese09b6812021-04-15 17:21:19 -0600381
Zheng Baof51738d2021-01-20 16:43:52 +0800382config PSP_LOAD_MP2_FW
383 bool
384 default n
385 help
386 Include the MP2 firmwares and configuration into the PSP build.
387
388 If unsure, answer 'n'
389
Zheng Baof51738d2021-01-20 16:43:52 +0800390config PSP_UNLOCK_SECURE_DEBUG
391 bool "Unlock secure debug"
392 default y
393 help
394 Select this item to enable secure debug options in PSP.
395
Raul E Rangel97b8b172021-02-24 16:59:32 -0700396config HAVE_PSP_WHITELIST_FILE
397 bool "Include a debug whitelist file in PSP build"
398 default n
399 help
400 Support secured unlock prior to reset using a whitelisted
401 serial number. This feature requires a signed whitelist image
402 and bootloader from AMD.
403
404 If unsure, answer 'n'
405
406config PSP_WHITELIST_FILE
407 string "Debug whitelist file path"
408 depends on HAVE_PSP_WHITELIST_FILE
409 default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin"
410
Zheng Baoc5b912f72022-02-11 11:53:32 +0800411config HAVE_SPL_FILE
412 bool "Have a mainboard specific SPL table file"
413 default n
414 help
415 Have a mainboard specific SPL table file, which is created by AMD
416 and put to 3rdparty/blobs.
417
418 If unsure, answer 'n'
419
420config SPL_TABLE_FILE
421 string "SPL table file"
422 depends on HAVE_SPL_FILE
423 default "3rdparty/amd_blobs/cezanne/PSP/TypeId0x55_SplTableBl_CZN.sbin"
424
Martin Rothfdad5ad2021-04-16 11:36:01 -0600425config PSP_SOFTFUSE_BITS
426 string "PSP Soft Fuse bits to enable"
427 default "28 6"
428 help
429 Space separated list of Soft Fuse bits to enable.
430 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
431 Bit 7: Disable PSP postcodes on Renoir and newer chips only
432 (Set by PSP_DISABLE_PORT80)
433 Bit 15: PSP post code destination: 0=LPC 1=eSPI
434 (Set by PSP_INITIALIZE_ESPI)
435 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
436
437 See #55758 (NDA) for additional bit definitions.
438
Kangheui Won66c5f252021-04-20 17:30:29 +1000439config PSP_VERSTAGE_FILE
440 string "Specify the PSP_verstage file path"
441 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600442 default "\$(obj)/psp_verstage.bin"
Kangheui Won66c5f252021-04-20 17:30:29 +1000443 help
444 Add psp_verstage file to the build & PSP Directory Table
445
446config PSP_VERSTAGE_SIGNING_TOKEN
447 string "Specify the PSP_verstage Signature Token file path"
448 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
449 default ""
450 help
451 Add psp_verstage signature token to the build & PSP Directory Table
452
Zheng Baof51738d2021-01-20 16:43:52 +0800453endmenu
454
Raul E Rangel06d1e4d2021-04-09 14:42:06 -0600455config VBOOT
456 select VBOOT_VBNV_CMOS
457 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
458
Kangheui Won66c5f252021-04-20 17:30:29 +1000459config VBOOT_STARTS_BEFORE_BOOTBLOCK
460 def_bool n
461 depends on VBOOT
462 select ARCH_VERSTAGE_ARMV7
463 help
464 Runs verstage on the PSP. Only available on
Jon Murphyc4e90452022-06-28 10:36:23 -0600465 certain ChromeOS branded parts from AMD.
Kangheui Won66c5f252021-04-20 17:30:29 +1000466
467config VBOOT_HASH_BLOCK_SIZE
468 hex
469 default 0x9000
470 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
471 help
472 Because the bulk of the time in psp_verstage to hash the RO cbfs is
473 spent in the overhead of doing svc calls, increasing the hash block
474 size significantly cuts the verstage hashing time as seen below.
475
476 4k takes 180ms
477 16k takes 44ms
478 32k takes 33.7ms
479 36k takes 32.5ms
480 There's actually still room for an even bigger stack, but we've
481 reached a point of diminishing returns.
482
483config CMOS_RECOVERY_BYTE
484 hex
485 default 0x51
486 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
487 help
488 If the workbuf is not passed from the PSP to coreboot, set the
489 recovery flag and reboot. The PSP will read this byte, mark the
490 recovery request in VBNV, and reset the system into recovery mode.
491
492 This is the byte before the default first byte used by VBNV
493 (0x26 + 0x0E - 1)
494
Matt DeVillierf9fea862022-10-04 16:41:28 -0500495if VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000496
497config RWA_REGION_ONLY
498 string
499 default "apu/amdfw_a"
500 help
501 Add a space-delimited list of filenames that should only be in the
502 RW-A section.
503
Matt DeVillierf9fea862022-10-04 16:41:28 -0500504endif # VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
505
506if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
507
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000508config RWB_REGION_ONLY
509 string
510 default "apu/amdfw_b"
511 help
512 Add a space-delimited list of filenames that should only be in the
513 RW-B section.
514
515endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
516
Felix Helddc2d3562020-12-02 14:38:53 +0100517endif # SOC_AMD_CEZANNE