blob: 4a308df5271b66df5f2dd98fb24ecb901eab2dd9 [file] [log] [blame]
Felix Helddc2d3562020-12-02 14:38:53 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3config SOC_AMD_CEZANNE
4 bool
5 help
6 AMD Cezanne support
7
8if SOC_AMD_CEZANNE
9
10config SOC_SPECIFIC_OPTIONS
11 def_bool y
Raul E Rangel24d024a2021-02-12 16:07:43 -070012 select ACPI_SOC_NVS
Felix Helddc2d3562020-12-02 14:38:53 +010013 select ARCH_BOOTBLOCK_X86_32
14 select ARCH_VERSTAGE_X86_32
15 select ARCH_ROMSTAGE_X86_32
16 select ARCH_RAMSTAGE_X86_32
Raul E Rangel54616622021-02-05 17:29:12 -070017 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Felix Heldc9634992021-01-26 21:35:39 +010018 select FSP_COMPRESS_FSP_M_LZMA
19 select FSP_COMPRESS_FSP_S_LZMA
Felix Held86024952021-02-03 23:44:28 +010020 select HAVE_ACPI_TABLES
Felix Held44f41532020-12-09 02:01:16 +010021 select HAVE_CF9_RESET
Felix Heldee2a3652021-02-09 23:43:17 +010022 select HAVE_SMI_HANDLER
Felix Heldcb977342021-01-19 20:36:38 +010023 select IDT_IN_EVERY_STAGE
Felix Held4be064a2020-12-08 17:21:04 +010024 select IOAPIC
Felix Held7aacdd12021-02-10 23:27:47 +010025 select PARALLEL_MP
26 select PARALLEL_MP_AP_WORK
Felix Held8d0a6092021-01-14 01:40:50 +010027 select PLATFORM_USES_FSP2_0
Felix Helddc2d3562020-12-02 14:38:53 +010028 select RESET_VECTOR_IN_RAM
Felix Held7cd81b92021-02-11 14:58:08 +010029 select RTC
Felix Helddc2d3562020-12-02 14:38:53 +010030 select SOC_AMD_COMMON
Felix Heldbb4bee852021-02-10 16:53:53 +010031 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held64de2c12020-12-05 20:53:59 +010032 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Held62ef88f2020-12-08 23:18:19 +010033 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held07462ef2020-12-11 15:55:45 +010034 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Heldea32c522021-02-13 01:42:44 +010035 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held28e23532021-02-24 20:52:08 +010036 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Bao3da55692021-01-26 18:30:18 +080037 select SOC_AMD_COMMON_BLOCK_LPC
Felix Helddc2d3562020-12-02 14:38:53 +010038 select SOC_AMD_COMMON_BLOCK_NONCAR
Raul E Rangela6529e72021-02-09 14:38:36 -070039 select SOC_AMD_COMMON_BLOCK_PCI
Felix Helddc2d3562020-12-02 14:38:53 +010040 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Felix Held338d6702021-01-29 23:13:56 +010041 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Felix Held4be064a2020-12-08 17:21:04 +010042 select SOC_AMD_COMMON_BLOCK_SMBUS
Zheng Bao02a5ddd2020-12-15 22:16:51 +080043 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010044 select SOC_AMD_COMMON_BLOCK_SMM
Raul E Rangel54616622021-02-05 17:29:12 -070045 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held65783fb2020-12-04 17:38:46 +010046 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held8a3d4d52021-01-13 03:06:21 +010047 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel35dc4b02021-02-12 16:04:27 -070048 select SOC_AMD_COMMON_BLOCK_UCODE
Felix Heldcc975c52021-01-23 00:18:08 +010049 select SSE2
Felix Held8d0a6092021-01-14 01:40:50 +010050 select UDK_2017_BINDING
Felix Heldf09221c2021-01-22 23:50:54 +010051 select X86_AMD_FIXED_MTRRS
Felix Held7aacdd12021-02-10 23:27:47 +010052 select X86_AMD_INIT_SIPI
Felix Helddc2d3562020-12-02 14:38:53 +010053
Raul E Rangel35dc4b02021-02-12 16:04:27 -070054config SOC_AMD_COMMON_BLOCK_UCODE_SIZE
55 default 5568
56
Furquan Shaikh696f4ea2021-01-08 11:48:52 -080057config CHIPSET_DEVICETREE
58 string
59 default "soc/amd/cezanne/chipset.cb"
60
Felix Helddc2d3562020-12-02 14:38:53 +010061config EARLY_RESERVED_DRAM_BASE
62 hex
63 default 0x2000000
64 help
65 This variable defines the base address of the DRAM which is reserved
66 for usage by coreboot in early stages (i.e. before ramstage is up).
67 This memory gets reserved in BIOS tables to ensure that the OS does
68 not use it, thus preventing corruption of OS memory in case of S3
69 resume.
70
71config EARLYRAM_BSP_STACK_SIZE
72 hex
73 default 0x1000
74
75config PSP_APOB_DRAM_ADDRESS
76 hex
77 default 0x2001000
78 help
79 Location in DRAM where the PSP will copy the AGESA PSP Output
80 Block.
81
82config PRERAM_CBMEM_CONSOLE_SIZE
83 hex
84 default 0x1600
85 help
86 Increase this value if preram cbmem console is getting truncated
87
Felix Helddc2d3562020-12-02 14:38:53 +010088config C_ENV_BOOTBLOCK_SIZE
89 hex
90 default 0x10000
91 help
92 Sets the size of the bootblock stage that should be loaded in DRAM.
93 This variable controls the DRAM allocation size in linker script
94 for bootblock stage.
95
Felix Helddc2d3562020-12-02 14:38:53 +010096config ROMSTAGE_ADDR
97 hex
98 default 0x2040000
99 help
100 Sets the address in DRAM where romstage should be loaded.
101
102config ROMSTAGE_SIZE
103 hex
104 default 0x80000
105 help
106 Sets the size of DRAM allocation for romstage in linker script.
107
108config FSP_M_ADDR
109 hex
110 default 0x20C0000
111 help
112 Sets the address in DRAM where FSP-M should be loaded. cbfstool
113 performs relocation of FSP-M to this address.
114
115config FSP_M_SIZE
116 hex
117 default 0x80000
118 help
119 Sets the size of DRAM allocation for FSP-M in linker script.
120
Felix Held8d0a6092021-01-14 01:40:50 +0100121config FSP_TEMP_RAM_SIZE
122 hex
123 default 0x40000
124 help
125 The amount of coreboot-allocated heap and stack usage by the FSP.
126
Raul E Rangel72616b32021-02-05 16:48:42 -0700127config VERSTAGE_ADDR
128 hex
129 depends on VBOOT_SEPARATE_VERSTAGE
130 default 0x2140000
131 help
132 Sets the address in DRAM where verstage should be loaded if running
133 as a separate stage on x86.
134
135config VERSTAGE_SIZE
136 hex
137 depends on VBOOT_SEPARATE_VERSTAGE
138 default 0x80000
139 help
140 Sets the size of DRAM allocation for verstage in linker script if
141 running as a separate stage on x86.
142
Felix Helddc2d3562020-12-02 14:38:53 +0100143config RAMBASE
144 hex
145 default 0x10000000
146
Raul E Rangel72616b32021-02-05 16:48:42 -0700147config RO_REGION_ONLY
148 string
149 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
150 default "apu/amdfw"
151
Felix Helddc2d3562020-12-02 14:38:53 +0100152config CPU_ADDR_BITS
153 int
154 default 48
155
156config MMCONF_BASE_ADDRESS
Felix Helddc2d3562020-12-02 14:38:53 +0100157 default 0xF8000000
158
159config MMCONF_BUS_NUMBER
Felix Helddc2d3562020-12-02 14:38:53 +0100160 default 64
161
Felix Held88615622021-01-19 23:51:45 +0100162config MAX_CPUS
163 int
164 default 16
165
Felix Held8a3d4d52021-01-13 03:06:21 +0100166config CONSOLE_UART_BASE_ADDRESS
167 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
168 hex
169 default 0xfedc9000 if UART_FOR_CONSOLE = 0
170 default 0xfedca000 if UART_FOR_CONSOLE = 1
171
Felix Heldee2a3652021-02-09 23:43:17 +0100172config SMM_TSEG_SIZE
173 hex
Felix Helde22eef72021-02-10 22:22:07 +0100174 default 0x800000 if HAVE_SMI_HANDLER
Felix Heldee2a3652021-02-09 23:43:17 +0100175 default 0x0
176
177config SMM_RESERVED_SIZE
178 hex
179 default 0x180000
180
181config SMM_MODULE_STACK_SIZE
182 hex
183 default 0x800
184
Zheng Baof51738d2021-01-20 16:43:52 +0800185menu "PSP Configuration Options"
186
187config AMD_FWM_POSITION_INDEX
188 int "Firmware Directory Table location (0 to 5)"
189 range 0 5
190 default 0 if BOARD_ROMSIZE_KB_512
191 default 1 if BOARD_ROMSIZE_KB_1024
192 default 2 if BOARD_ROMSIZE_KB_2048
193 default 3 if BOARD_ROMSIZE_KB_4096
194 default 4 if BOARD_ROMSIZE_KB_8192
195 default 5 if BOARD_ROMSIZE_KB_16384
196 help
197 Typically this is calculated by the ROM size, but there may
198 be situations where you want to put the firmware directory
199 table in a different location.
200 0: 512 KB - 0xFFFA0000
201 1: 1 MB - 0xFFF20000
202 2: 2 MB - 0xFFE20000
203 3: 4 MB - 0xFFC20000
204 4: 8 MB - 0xFF820000
205 5: 16 MB - 0xFF020000
206
207comment "AMD Firmware Directory Table set to location for 512KB ROM"
208 depends on AMD_FWM_POSITION_INDEX = 0
209comment "AMD Firmware Directory Table set to location for 1MB ROM"
210 depends on AMD_FWM_POSITION_INDEX = 1
211comment "AMD Firmware Directory Table set to location for 2MB ROM"
212 depends on AMD_FWM_POSITION_INDEX = 2
213comment "AMD Firmware Directory Table set to location for 4MB ROM"
214 depends on AMD_FWM_POSITION_INDEX = 3
215comment "AMD Firmware Directory Table set to location for 8MB ROM"
216 depends on AMD_FWM_POSITION_INDEX = 4
217comment "AMD Firmware Directory Table set to location for 16MB ROM"
218 depends on AMD_FWM_POSITION_INDEX = 5
219
220config AMDFW_CONFIG_FILE
221 string
222 default "src/soc/amd/cezanne/fw.cfg"
223
Zheng Baof51738d2021-01-20 16:43:52 +0800224config PSP_LOAD_MP2_FW
225 bool
226 default n
227 help
228 Include the MP2 firmwares and configuration into the PSP build.
229
230 If unsure, answer 'n'
231
Zheng Baof51738d2021-01-20 16:43:52 +0800232config PSP_UNLOCK_SECURE_DEBUG
233 bool "Unlock secure debug"
234 default y
235 help
236 Select this item to enable secure debug options in PSP.
237
Raul E Rangel97b8b172021-02-24 16:59:32 -0700238config HAVE_PSP_WHITELIST_FILE
239 bool "Include a debug whitelist file in PSP build"
240 default n
241 help
242 Support secured unlock prior to reset using a whitelisted
243 serial number. This feature requires a signed whitelist image
244 and bootloader from AMD.
245
246 If unsure, answer 'n'
247
248config PSP_WHITELIST_FILE
249 string "Debug whitelist file path"
250 depends on HAVE_PSP_WHITELIST_FILE
251 default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin"
252
Zheng Baof51738d2021-01-20 16:43:52 +0800253endmenu
254
Felix Helddc2d3562020-12-02 14:38:53 +0100255endif # SOC_AMD_CEZANNE