blob: 0de2ab7b777250c17f663e61c6cfed7d093ac155 [file] [log] [blame]
Felix Helddc2d3562020-12-02 14:38:53 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3config SOC_AMD_CEZANNE
4 bool
Raul E Rangel24d024a2021-02-12 16:07:43 -07005 select ACPI_SOC_NVS
Angel Pons8e035e32021-06-22 12:58:20 +02006 select ARCH_X86
Raul E Rangel54616622021-02-05 17:29:12 -07007 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Mathew Kingc519bff2021-03-04 08:26:51 -07008 select DRIVERS_USB_ACPI
9 select DRIVERS_USB_PCI_XHCI
Raul E Rangel2bcf99f2021-11-08 16:58:26 -070010 select FSP_COMPRESS_FSP_M_LZMA if !ASYNC_FILE_LOADING
11 select FSP_COMPRESS_FSP_M_LZ4 if ASYNC_FILE_LOADING
Raul E Rangeldc63bbd2021-11-08 14:10:45 -070012 select FSP_COMPRESS_FSP_S_LZ4
Raul E Rangele925af22021-03-30 16:32:20 -060013 select GENERIC_GPIO_LIB
Felix Held86024952021-02-03 23:44:28 +010014 select HAVE_ACPI_TABLES
Felix Held44f41532020-12-09 02:01:16 +010015 select HAVE_CF9_RESET
Felix Held227c6492021-03-22 14:44:58 +010016 select HAVE_EM100_SUPPORT
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060017 select HAVE_FSP_GOP
Felix Heldee2a3652021-02-09 23:43:17 +010018 select HAVE_SMI_HANDLER
Felix Heldcb977342021-01-19 20:36:38 +010019 select IDT_IN_EVERY_STAGE
Martin Rothbcb610a2022-10-29 13:31:54 -060020 select NO_DDR5
21 select NO_DDR3
22 select NO_DDR2
Felix Held7aacdd12021-02-10 23:27:47 +010023 select PARALLEL_MP_AP_WORK
Felix Held8d0a6092021-01-14 01:40:50 +010024 select PLATFORM_USES_FSP2_0
Raul E Rangel95b3dc32021-03-24 16:53:37 -060025 select PROVIDES_ROM_SHARING
Karthikeyan Ramasubramanian1140b7c2021-09-17 16:33:35 -060026 select PSP_VERSTAGE_CCP_DMA if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010027 select RESET_VECTOR_IN_RAM
Felix Held7cd81b92021-02-11 14:58:08 +010028 select RTC
Felix Helddc2d3562020-12-02 14:38:53 +010029 select SOC_AMD_COMMON
Fred Reitberger6f0b5b32022-02-08 11:55:48 -050030 select SOC_AMD_COMMON_BLOCK_ACP_GEN1
Felix Heldbb4bee852021-02-10 16:53:53 +010031 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held64de2c12020-12-05 20:53:59 +010032 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Helddd882f32021-05-12 01:23:50 +020033 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Felix Held8f7f4bf2022-08-03 22:10:05 +020034 select SOC_AMD_COMMON_BLOCK_ACPI_CPPC
Eric Lai65b0afe2021-04-09 11:50:48 +080035 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Glenesk8d354282021-07-20 05:21:54 -070036 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held62ef88f2020-12-08 23:18:19 +010037 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held9a6bc072021-03-05 00:14:08 +010038 select SOC_AMD_COMMON_BLOCK_APOB
Fred Reitbergerf78e8442022-10-27 13:58:58 -040039 select SOC_AMD_COMMON_BLOCK_APOB_HASH
Felix Held07462ef2020-12-11 15:55:45 +010040 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Heldea32c522021-02-13 01:42:44 +010041 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held65d73cc2022-10-13 20:58:47 +020042 select SOC_AMD_COMMON_BLOCK_EMMC
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060043 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Felix Held28e23532021-02-24 20:52:08 +010044 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Baob0f00ed2021-03-16 15:28:49 +080045 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held556d1cc2022-02-02 22:11:52 +010046 select SOC_AMD_COMMON_BLOCK_I2C_PAD_CTRL
Raul E Rangel3acc5152021-06-09 13:36:10 -060047 select SOC_AMD_COMMON_BLOCK_IOMMU
Zheng Bao3da55692021-01-26 18:30:18 +080048 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020049 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Helddc2d3562020-12-02 14:38:53 +010050 select SOC_AMD_COMMON_BLOCK_NONCAR
Raul E Rangela6529e72021-02-09 14:38:36 -070051 select SOC_AMD_COMMON_BLOCK_PCI
Felix Helddc2d3562020-12-02 14:38:53 +010052 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Raul E Rangele4f83172021-05-10 14:49:55 -060053 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Robert Zieba5a040d62022-10-03 14:27:16 -060054 select SOC_AMD_COMMON_BLOCK_PCIE_CLK_REQ
Karthikeyan Ramasubramanianf62bbc82021-03-30 15:19:12 -060055 select SOC_AMD_COMMON_BLOCK_PM
Martin Roth31f7a722021-03-23 14:53:58 -060056 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held338d6702021-01-29 23:13:56 +010057 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Felix Held4be064a2020-12-08 17:21:04 +010058 select SOC_AMD_COMMON_BLOCK_SMBUS
Zheng Bao02a5ddd2020-12-15 22:16:51 +080059 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010060 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held7f3f52d2021-03-03 18:56:41 +010061 select SOC_AMD_COMMON_BLOCK_SMU
Raul E Rangel54616622021-02-05 17:29:12 -070062 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held65783fb2020-12-04 17:38:46 +010063 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held8a3d4d52021-01-13 03:06:21 +010064 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel35dc4b02021-02-12 16:04:27 -070065 select SOC_AMD_COMMON_BLOCK_UCODE
Felix Heldd5ab24c2022-08-08 22:57:31 +020066 select SOC_AMD_COMMON_FSP_CCX_CPPC_HOB
Nikolai Vyssotskicbc7c502021-04-28 18:24:28 -050067 select SOC_AMD_COMMON_FSP_DMI_TABLES
Raul E Rangelfd7ed872021-05-04 15:42:09 -060068 select SOC_AMD_COMMON_FSP_PCI
Felix Heldcc975c52021-01-23 00:18:08 +010069 select SSE2
Felix Held8d0a6092021-01-14 01:40:50 +010070 select UDK_2017_BINDING
Martin Rothbcb610a2022-10-29 13:31:54 -060071 select USE_DDR4
72 select USE_LPDDR4
Subrata Banik34f26b22022-02-10 12:38:02 +053073 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
74 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
75 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Karthikeyan Ramasubramanianbef5c402021-11-18 12:28:31 -070076 select VBOOT_DEFINE_WIDEVINE_COUNTERS if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Heldf09221c2021-01-22 23:50:54 +010077 select X86_AMD_FIXED_MTRRS
Subrata Banik9f91ced2021-07-28 15:38:32 +053078 select X86_INIT_NEED_1_SIPI
Elyes Haouas3cd06cc2023-01-05 07:42:24 +010079 help
80 AMD Cezanne support
81
82if SOC_AMD_CEZANNE
Felix Helddc2d3562020-12-02 14:38:53 +010083
Furquan Shaikh696f4ea2021-01-08 11:48:52 -080084config CHIPSET_DEVICETREE
85 string
86 default "soc/amd/cezanne/chipset.cb"
87
Felix Held44e4bf22021-08-27 23:32:56 +020088config FSP_M_FILE
89 string "FSP-M (memory init) binary path and filename"
90 depends on ADD_FSP_BINARIES
91 default "3rdparty/amd_blobs/cezanne/CEZANNE_M.fd"
92 help
93 The path and filename of the FSP-M binary for this platform.
94
95config FSP_S_FILE
96 string "FSP-S (silicon init) binary path and filename"
97 depends on ADD_FSP_BINARIES
98 default "3rdparty/amd_blobs/cezanne/CEZANNE_S.fd"
99 help
100 The path and filename of the FSP-S binary for this platform.
101
Felix Helddc2d3562020-12-02 14:38:53 +0100102config EARLY_RESERVED_DRAM_BASE
103 hex
104 default 0x2000000
105 help
106 This variable defines the base address of the DRAM which is reserved
107 for usage by coreboot in early stages (i.e. before ramstage is up).
108 This memory gets reserved in BIOS tables to ensure that the OS does
109 not use it, thus preventing corruption of OS memory in case of S3
110 resume.
111
112config EARLYRAM_BSP_STACK_SIZE
113 hex
114 default 0x1000
115
116config PSP_APOB_DRAM_ADDRESS
117 hex
118 default 0x2001000
119 help
120 Location in DRAM where the PSP will copy the AGESA PSP Output
121 Block.
122
Fred Reitberger475e2822022-07-14 11:06:30 -0400123config PSP_APOB_DRAM_SIZE
124 hex
125 default 0x10000
126
Kangheui Won66c5f252021-04-20 17:30:29 +1000127config PSP_SHAREDMEM_BASE
128 hex
129 default 0x2011000 if VBOOT
130 default 0x0
131 help
132 This variable defines the base address in DRAM memory where PSP copies
133 the vboot workbuf. This is used in the linker script to have a static
134 allocation for the buffer as well as for adding relevant entries in
135 the BIOS directory table for the PSP.
136
137config PSP_SHAREDMEM_SIZE
138 hex
139 default 0x8000 if VBOOT
140 default 0x0
141 help
142 Sets the maximum size for the PSP to pass the vboot workbuf and
143 any logs or timestamps back to coreboot. This will be copied
144 into main memory by the PSP and will be available when the x86 is
145 started. The workbuf's base depends on the address of the reset
146 vector.
147
Raul E Rangel86302a82022-01-18 15:29:54 -0700148config PRE_X86_CBMEM_CONSOLE_SIZE
149 hex
150 default 0x1600
151 help
152 Size of the CBMEM console used in PSP verstage.
153
Felix Helddc2d3562020-12-02 14:38:53 +0100154config PRERAM_CBMEM_CONSOLE_SIZE
155 hex
Raul E Rangel9d93b162022-01-13 13:43:57 -0700156 default 0x2000
Felix Helddc2d3562020-12-02 14:38:53 +0100157 help
158 Increase this value if preram cbmem console is getting truncated
159
Kangheui Won4020aa72021-05-20 09:56:39 +1000160config CBFS_MCACHE_SIZE
161 hex
162 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
163
Felix Helddc2d3562020-12-02 14:38:53 +0100164config C_ENV_BOOTBLOCK_SIZE
165 hex
166 default 0x10000
167 help
168 Sets the size of the bootblock stage that should be loaded in DRAM.
169 This variable controls the DRAM allocation size in linker script
170 for bootblock stage.
171
Felix Helddc2d3562020-12-02 14:38:53 +0100172config ROMSTAGE_ADDR
173 hex
174 default 0x2040000
175 help
176 Sets the address in DRAM where romstage should be loaded.
177
178config ROMSTAGE_SIZE
179 hex
180 default 0x80000
181 help
182 Sets the size of DRAM allocation for romstage in linker script.
183
184config FSP_M_ADDR
185 hex
186 default 0x20C0000
187 help
188 Sets the address in DRAM where FSP-M should be loaded. cbfstool
189 performs relocation of FSP-M to this address.
190
191config FSP_M_SIZE
192 hex
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600193 default 0xC0000
Felix Helddc2d3562020-12-02 14:38:53 +0100194 help
195 Sets the size of DRAM allocation for FSP-M in linker script.
196
Felix Held8d0a6092021-01-14 01:40:50 +0100197config FSP_TEMP_RAM_SIZE
198 hex
199 default 0x40000
200 help
201 The amount of coreboot-allocated heap and stack usage by the FSP.
202
Raul E Rangel72616b32021-02-05 16:48:42 -0700203config VERSTAGE_ADDR
204 hex
205 depends on VBOOT_SEPARATE_VERSTAGE
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600206 default 0x2180000
Raul E Rangel72616b32021-02-05 16:48:42 -0700207 help
208 Sets the address in DRAM where verstage should be loaded if running
209 as a separate stage on x86.
210
211config VERSTAGE_SIZE
212 hex
213 depends on VBOOT_SEPARATE_VERSTAGE
214 default 0x80000
215 help
216 Sets the size of DRAM allocation for verstage in linker script if
217 running as a separate stage on x86.
218
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600219config ASYNC_FILE_LOADING
220 bool "Loads files from SPI asynchronously"
221 select COOP_MULTITASKING
222 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
Raul E Rangeldcd81142021-11-02 11:51:48 -0600223 select CBFS_PRELOAD
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600224 help
225 When enabled, the platform will use the LPC SPI DMA controller to
226 asynchronously load contents from the SPI ROM. This will improve
227 boot time because the CPUs can be performing useful work while the
228 SPI contents are being preloaded.
229
Raul E Rangeldcd81142021-11-02 11:51:48 -0600230config CBFS_CACHE_SIZE
231 hex
232 default 0x40000 if CBFS_PRELOAD
233
Raul E Rangel72616b32021-02-05 16:48:42 -0700234config RO_REGION_ONLY
235 string
236 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
237 default "apu/amdfw"
238
Shelley Chen4e9bb332021-10-20 15:43:45 -0700239config ECAM_MMCONF_BASE_ADDRESS
Felix Helddc2d3562020-12-02 14:38:53 +0100240 default 0xF8000000
241
Shelley Chen4e9bb332021-10-20 15:43:45 -0700242config ECAM_MMCONF_BUS_NUMBER
Felix Helddc2d3562020-12-02 14:38:53 +0100243 default 64
244
Felix Held88615622021-01-19 23:51:45 +0100245config MAX_CPUS
246 int
247 default 16
Felix Heldb77387f2021-04-23 22:16:04 +0200248 help
249 Maximum number of threads the platform can have.
Felix Held88615622021-01-19 23:51:45 +0100250
Felix Held8a3d4d52021-01-13 03:06:21 +0100251config CONSOLE_UART_BASE_ADDRESS
252 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
253 hex
254 default 0xfedc9000 if UART_FOR_CONSOLE = 0
255 default 0xfedca000 if UART_FOR_CONSOLE = 1
256
Felix Heldee2a3652021-02-09 23:43:17 +0100257config SMM_TSEG_SIZE
258 hex
Felix Helde22eef72021-02-10 22:22:07 +0100259 default 0x800000 if HAVE_SMI_HANDLER
Felix Heldee2a3652021-02-09 23:43:17 +0100260 default 0x0
261
262config SMM_RESERVED_SIZE
263 hex
264 default 0x180000
265
266config SMM_MODULE_STACK_SIZE
267 hex
268 default 0x800
269
Felix Held90b07012021-04-15 20:23:56 +0200270config ACPI_BERT
271 bool "Build ACPI BERT Table"
272 default y
273 depends on HAVE_ACPI_TABLES
274 help
275 Report Machine Check errors identified in POST to the OS in an
276 ACPI Boot Error Record Table.
277
278config ACPI_BERT_SIZE
279 hex
280 default 0x4000 if ACPI_BERT
281 default 0x0
282 help
283 Specify the amount of DRAM reserved for gathering the data used to
284 generate the ACPI table.
285
Zheng Bao7b13e4e2021-03-16 16:13:56 +0800286config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
287 int
288 default 150
289
Raul E Rangel95b3dc32021-03-24 16:53:37 -0600290config DISABLE_SPI_FLASH_ROM_SHARING
291 def_bool n
292 help
293 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
294 which indicates a board level ROM transaction request. This
295 removes arbitration with board and assumes the chipset controls
296 the SPI flash bus entirely.
297
Felix Held27b295b2021-03-25 01:20:41 +0100298config DISABLE_KEYBOARD_RESET_PIN
299 bool
300 help
301 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
302 signal. When this pin is used as GPIO and the keyboard reset
303 functionality isn't disabled, configuring it as an output and driving
304 it as 0 will cause a reset.
305
Jason Glenesk79542fa2021-03-10 03:50:57 -0800306config ACPI_SSDT_PSD_INDEPENDENT
307 bool "Allow core p-state independent transitions"
308 default y
309 help
310 AMD recommends the ACPI _PSD object to be configured to cause
311 cores to transition between p-states independently. A vendor may
312 choose to generate _PSD object to allow cores to transition together.
313
Zheng Baof51738d2021-01-20 16:43:52 +0800314menu "PSP Configuration Options"
315
316config AMD_FWM_POSITION_INDEX
317 int "Firmware Directory Table location (0 to 5)"
318 range 0 5
319 default 0 if BOARD_ROMSIZE_KB_512
320 default 1 if BOARD_ROMSIZE_KB_1024
321 default 2 if BOARD_ROMSIZE_KB_2048
322 default 3 if BOARD_ROMSIZE_KB_4096
323 default 4 if BOARD_ROMSIZE_KB_8192
324 default 5 if BOARD_ROMSIZE_KB_16384
325 help
326 Typically this is calculated by the ROM size, but there may
327 be situations where you want to put the firmware directory
328 table in a different location.
329 0: 512 KB - 0xFFFA0000
330 1: 1 MB - 0xFFF20000
331 2: 2 MB - 0xFFE20000
332 3: 4 MB - 0xFFC20000
333 4: 8 MB - 0xFF820000
334 5: 16 MB - 0xFF020000
335
336comment "AMD Firmware Directory Table set to location for 512KB ROM"
337 depends on AMD_FWM_POSITION_INDEX = 0
338comment "AMD Firmware Directory Table set to location for 1MB ROM"
339 depends on AMD_FWM_POSITION_INDEX = 1
340comment "AMD Firmware Directory Table set to location for 2MB ROM"
341 depends on AMD_FWM_POSITION_INDEX = 2
342comment "AMD Firmware Directory Table set to location for 4MB ROM"
343 depends on AMD_FWM_POSITION_INDEX = 3
344comment "AMD Firmware Directory Table set to location for 8MB ROM"
345 depends on AMD_FWM_POSITION_INDEX = 4
346comment "AMD Firmware Directory Table set to location for 16MB ROM"
347 depends on AMD_FWM_POSITION_INDEX = 5
348
349config AMDFW_CONFIG_FILE
350 string
351 default "src/soc/amd/cezanne/fw.cfg"
352
Rob Barnese09b6812021-04-15 17:21:19 -0600353config PSP_DISABLE_POSTCODES
354 bool "Disable PSP post codes"
355 help
356 Disables the output of port80 post codes from PSP.
357
Karthikeyan Ramasubramanian1a24d842022-03-16 16:27:49 -0600358config PSP_POSTCODES_ON_ESPI
359 bool "Use eSPI bus for PSP post codes"
360 depends on !PSP_DISABLE_POSTCODES
361 default y
362 help
363 Select to send PSP port80 post codes on eSPI bus.
364 If not selected, PSP port80 codes will be sent on LPC bus.
365
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700366config PSP_INIT_ESPI
367 bool "Initialize eSPI in PSP Stage 2 Boot Loader"
Rob Barnese09b6812021-04-15 17:21:19 -0600368 help
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700369 Select to initialize the eSPI controller in the PSP Stage 2 Boot
370 Loader.
Rob Barnese09b6812021-04-15 17:21:19 -0600371
Zheng Baof51738d2021-01-20 16:43:52 +0800372config PSP_LOAD_MP2_FW
373 bool
374 default n
375 help
376 Include the MP2 firmwares and configuration into the PSP build.
377
378 If unsure, answer 'n'
379
Zheng Baof51738d2021-01-20 16:43:52 +0800380config PSP_UNLOCK_SECURE_DEBUG
381 bool "Unlock secure debug"
382 default y
383 help
384 Select this item to enable secure debug options in PSP.
385
Raul E Rangel97b8b172021-02-24 16:59:32 -0700386config HAVE_PSP_WHITELIST_FILE
387 bool "Include a debug whitelist file in PSP build"
388 default n
389 help
390 Support secured unlock prior to reset using a whitelisted
391 serial number. This feature requires a signed whitelist image
392 and bootloader from AMD.
393
394 If unsure, answer 'n'
395
396config PSP_WHITELIST_FILE
397 string "Debug whitelist file path"
398 depends on HAVE_PSP_WHITELIST_FILE
399 default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin"
400
Zheng Baoc5b912f72022-02-11 11:53:32 +0800401config HAVE_SPL_FILE
402 bool "Have a mainboard specific SPL table file"
403 default n
404 help
405 Have a mainboard specific SPL table file, which is created by AMD
406 and put to 3rdparty/blobs.
407
408 If unsure, answer 'n'
409
410config SPL_TABLE_FILE
411 string "SPL table file"
412 depends on HAVE_SPL_FILE
413 default "3rdparty/amd_blobs/cezanne/PSP/TypeId0x55_SplTableBl_CZN.sbin"
414
Martin Rothfdad5ad2021-04-16 11:36:01 -0600415config PSP_SOFTFUSE_BITS
416 string "PSP Soft Fuse bits to enable"
417 default "28 6"
418 help
419 Space separated list of Soft Fuse bits to enable.
420 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
421 Bit 7: Disable PSP postcodes on Renoir and newer chips only
422 (Set by PSP_DISABLE_PORT80)
423 Bit 15: PSP post code destination: 0=LPC 1=eSPI
424 (Set by PSP_INITIALIZE_ESPI)
425 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
426
427 See #55758 (NDA) for additional bit definitions.
428
Kangheui Won66c5f252021-04-20 17:30:29 +1000429config PSP_VERSTAGE_FILE
430 string "Specify the PSP_verstage file path"
431 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600432 default "\$(obj)/psp_verstage.bin"
Kangheui Won66c5f252021-04-20 17:30:29 +1000433 help
434 Add psp_verstage file to the build & PSP Directory Table
435
436config PSP_VERSTAGE_SIGNING_TOKEN
437 string "Specify the PSP_verstage Signature Token file path"
438 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
439 default ""
440 help
441 Add psp_verstage signature token to the build & PSP Directory Table
442
Zheng Baof51738d2021-01-20 16:43:52 +0800443endmenu
444
Raul E Rangel06d1e4d2021-04-09 14:42:06 -0600445config VBOOT
446 select VBOOT_VBNV_CMOS
447 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
448
Kangheui Won66c5f252021-04-20 17:30:29 +1000449config VBOOT_STARTS_BEFORE_BOOTBLOCK
450 def_bool n
451 depends on VBOOT
452 select ARCH_VERSTAGE_ARMV7
453 help
454 Runs verstage on the PSP. Only available on
Jon Murphyc4e90452022-06-28 10:36:23 -0600455 certain ChromeOS branded parts from AMD.
Kangheui Won66c5f252021-04-20 17:30:29 +1000456
457config VBOOT_HASH_BLOCK_SIZE
458 hex
459 default 0x9000
460 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
461 help
462 Because the bulk of the time in psp_verstage to hash the RO cbfs is
463 spent in the overhead of doing svc calls, increasing the hash block
464 size significantly cuts the verstage hashing time as seen below.
465
466 4k takes 180ms
467 16k takes 44ms
468 32k takes 33.7ms
469 36k takes 32.5ms
470 There's actually still room for an even bigger stack, but we've
471 reached a point of diminishing returns.
472
473config CMOS_RECOVERY_BYTE
474 hex
475 default 0x51
476 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
477 help
478 If the workbuf is not passed from the PSP to coreboot, set the
479 recovery flag and reboot. The PSP will read this byte, mark the
480 recovery request in VBNV, and reset the system into recovery mode.
481
482 This is the byte before the default first byte used by VBNV
483 (0x26 + 0x0E - 1)
484
Matt DeVillierf9fea862022-10-04 16:41:28 -0500485if VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000486
487config RWA_REGION_ONLY
488 string
489 default "apu/amdfw_a"
490 help
491 Add a space-delimited list of filenames that should only be in the
492 RW-A section.
493
Matt DeVillierf9fea862022-10-04 16:41:28 -0500494endif # VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
495
496if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
497
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000498config RWB_REGION_ONLY
499 string
500 default "apu/amdfw_b"
501 help
502 Add a space-delimited list of filenames that should only be in the
503 RW-B section.
504
505endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
506
Felix Helddc2d3562020-12-02 14:38:53 +0100507endif # SOC_AMD_CEZANNE