blob: 35c29272f6804256fb5fed9c4f11745c813ccc9c [file] [log] [blame]
Felix Helddc2d3562020-12-02 14:38:53 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3config SOC_AMD_CEZANNE
4 bool
Raul E Rangel24d024a2021-02-12 16:07:43 -07005 select ACPI_SOC_NVS
Angel Pons8e035e32021-06-22 12:58:20 +02006 select ARCH_X86
Raul E Rangel54616622021-02-05 17:29:12 -07007 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Mathew Kingc519bff2021-03-04 08:26:51 -07008 select DRIVERS_USB_ACPI
9 select DRIVERS_USB_PCI_XHCI
Raul E Rangel2bcf99f2021-11-08 16:58:26 -070010 select FSP_COMPRESS_FSP_M_LZMA if !ASYNC_FILE_LOADING
11 select FSP_COMPRESS_FSP_M_LZ4 if ASYNC_FILE_LOADING
Raul E Rangeldc63bbd2021-11-08 14:10:45 -070012 select FSP_COMPRESS_FSP_S_LZ4
Raul E Rangele925af22021-03-30 16:32:20 -060013 select GENERIC_GPIO_LIB
Felix Held86024952021-02-03 23:44:28 +010014 select HAVE_ACPI_TABLES
Felix Held44f41532020-12-09 02:01:16 +010015 select HAVE_CF9_RESET
Felix Held227c6492021-03-22 14:44:58 +010016 select HAVE_EM100_SUPPORT
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060017 select HAVE_FSP_GOP
Felix Heldee2a3652021-02-09 23:43:17 +010018 select HAVE_SMI_HANDLER
Felix Heldcb977342021-01-19 20:36:38 +010019 select IDT_IN_EVERY_STAGE
Martin Rothbcb610a2022-10-29 13:31:54 -060020 select NO_DDR5
21 select NO_DDR3
22 select NO_DDR2
Felix Held7aacdd12021-02-10 23:27:47 +010023 select PARALLEL_MP_AP_WORK
Felix Held8d0a6092021-01-14 01:40:50 +010024 select PLATFORM_USES_FSP2_0
Raul E Rangel95b3dc32021-03-24 16:53:37 -060025 select PROVIDES_ROM_SHARING
Karthikeyan Ramasubramanian1140b7c2021-09-17 16:33:35 -060026 select PSP_VERSTAGE_CCP_DMA if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010027 select RESET_VECTOR_IN_RAM
Felix Held7cd81b92021-02-11 14:58:08 +010028 select RTC
Felix Helddc2d3562020-12-02 14:38:53 +010029 select SOC_AMD_COMMON
Fred Reitberger6f0b5b32022-02-08 11:55:48 -050030 select SOC_AMD_COMMON_BLOCK_ACP_GEN1
Felix Heldbb4bee852021-02-10 16:53:53 +010031 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held64de2c12020-12-05 20:53:59 +010032 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Helddd882f32021-05-12 01:23:50 +020033 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Felix Held8f7f4bf2022-08-03 22:10:05 +020034 select SOC_AMD_COMMON_BLOCK_ACPI_CPPC
Eric Lai65b0afe2021-04-09 11:50:48 +080035 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Glenesk8d354282021-07-20 05:21:54 -070036 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held62ef88f2020-12-08 23:18:19 +010037 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held9a6bc072021-03-05 00:14:08 +010038 select SOC_AMD_COMMON_BLOCK_APOB
Fred Reitbergerf78e8442022-10-27 13:58:58 -040039 select SOC_AMD_COMMON_BLOCK_APOB_HASH
Felix Held07462ef2020-12-11 15:55:45 +010040 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Heldea32c522021-02-13 01:42:44 +010041 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held65d73cc2022-10-13 20:58:47 +020042 select SOC_AMD_COMMON_BLOCK_EMMC
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060043 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Felix Held28e23532021-02-24 20:52:08 +010044 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Baob0f00ed2021-03-16 15:28:49 +080045 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held556d1cc2022-02-02 22:11:52 +010046 select SOC_AMD_COMMON_BLOCK_I2C_PAD_CTRL
Raul E Rangel3acc5152021-06-09 13:36:10 -060047 select SOC_AMD_COMMON_BLOCK_IOMMU
Zheng Bao3da55692021-01-26 18:30:18 +080048 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020049 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Helddc2d3562020-12-02 14:38:53 +010050 select SOC_AMD_COMMON_BLOCK_NONCAR
Raul E Rangela6529e72021-02-09 14:38:36 -070051 select SOC_AMD_COMMON_BLOCK_PCI
Felix Helddc2d3562020-12-02 14:38:53 +010052 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Raul E Rangele4f83172021-05-10 14:49:55 -060053 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Robert Zieba5a040d62022-10-03 14:27:16 -060054 select SOC_AMD_COMMON_BLOCK_PCIE_CLK_REQ
Karthikeyan Ramasubramanianf62bbc82021-03-30 15:19:12 -060055 select SOC_AMD_COMMON_BLOCK_PM
Martin Roth31f7a722021-03-23 14:53:58 -060056 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held338d6702021-01-29 23:13:56 +010057 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Felix Held4be064a2020-12-08 17:21:04 +010058 select SOC_AMD_COMMON_BLOCK_SMBUS
Zheng Bao02a5ddd2020-12-15 22:16:51 +080059 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010060 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held7f3f52d2021-03-03 18:56:41 +010061 select SOC_AMD_COMMON_BLOCK_SMU
Felix Heldcdc6e822023-01-12 23:10:59 +010062 select SOC_AMD_COMMON_BLOCK_SMU_SX_ENTRY
Raul E Rangel54616622021-02-05 17:29:12 -070063 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held65783fb2020-12-04 17:38:46 +010064 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held8a3d4d52021-01-13 03:06:21 +010065 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel35dc4b02021-02-12 16:04:27 -070066 select SOC_AMD_COMMON_BLOCK_UCODE
Felix Heldd5ab24c2022-08-08 22:57:31 +020067 select SOC_AMD_COMMON_FSP_CCX_CPPC_HOB
Nikolai Vyssotskicbc7c502021-04-28 18:24:28 -050068 select SOC_AMD_COMMON_FSP_DMI_TABLES
Raul E Rangelfd7ed872021-05-04 15:42:09 -060069 select SOC_AMD_COMMON_FSP_PCI
Fred Reitberger16f55f22023-01-11 15:10:30 -050070 select SOC_AMD_COMMON_FSP_PRELOAD_FSPS
Felix Heldcc975c52021-01-23 00:18:08 +010071 select SSE2
Felix Held8d0a6092021-01-14 01:40:50 +010072 select UDK_2017_BINDING
Martin Rothbcb610a2022-10-29 13:31:54 -060073 select USE_DDR4
74 select USE_LPDDR4
Subrata Banik34f26b22022-02-10 12:38:02 +053075 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
76 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
77 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Karthikeyan Ramasubramanianbef5c402021-11-18 12:28:31 -070078 select VBOOT_DEFINE_WIDEVINE_COUNTERS if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Heldf09221c2021-01-22 23:50:54 +010079 select X86_AMD_FIXED_MTRRS
Subrata Banik9f91ced2021-07-28 15:38:32 +053080 select X86_INIT_NEED_1_SIPI
Elyes Haouas3cd06cc2023-01-05 07:42:24 +010081 help
82 AMD Cezanne support
83
84if SOC_AMD_CEZANNE
Felix Helddc2d3562020-12-02 14:38:53 +010085
Furquan Shaikh696f4ea2021-01-08 11:48:52 -080086config CHIPSET_DEVICETREE
87 string
88 default "soc/amd/cezanne/chipset.cb"
89
Felix Held44e4bf22021-08-27 23:32:56 +020090config FSP_M_FILE
91 string "FSP-M (memory init) binary path and filename"
92 depends on ADD_FSP_BINARIES
93 default "3rdparty/amd_blobs/cezanne/CEZANNE_M.fd"
94 help
95 The path and filename of the FSP-M binary for this platform.
96
97config FSP_S_FILE
98 string "FSP-S (silicon init) binary path and filename"
99 depends on ADD_FSP_BINARIES
100 default "3rdparty/amd_blobs/cezanne/CEZANNE_S.fd"
101 help
102 The path and filename of the FSP-S binary for this platform.
103
Felix Helddc2d3562020-12-02 14:38:53 +0100104config EARLY_RESERVED_DRAM_BASE
105 hex
106 default 0x2000000
107 help
108 This variable defines the base address of the DRAM which is reserved
109 for usage by coreboot in early stages (i.e. before ramstage is up).
110 This memory gets reserved in BIOS tables to ensure that the OS does
111 not use it, thus preventing corruption of OS memory in case of S3
112 resume.
113
114config EARLYRAM_BSP_STACK_SIZE
115 hex
116 default 0x1000
117
118config PSP_APOB_DRAM_ADDRESS
119 hex
120 default 0x2001000
121 help
122 Location in DRAM where the PSP will copy the AGESA PSP Output
123 Block.
124
Fred Reitberger475e2822022-07-14 11:06:30 -0400125config PSP_APOB_DRAM_SIZE
126 hex
127 default 0x10000
128
Kangheui Won66c5f252021-04-20 17:30:29 +1000129config PSP_SHAREDMEM_BASE
130 hex
131 default 0x2011000 if VBOOT
132 default 0x0
133 help
134 This variable defines the base address in DRAM memory where PSP copies
135 the vboot workbuf. This is used in the linker script to have a static
136 allocation for the buffer as well as for adding relevant entries in
137 the BIOS directory table for the PSP.
138
139config PSP_SHAREDMEM_SIZE
140 hex
141 default 0x8000 if VBOOT
142 default 0x0
143 help
144 Sets the maximum size for the PSP to pass the vboot workbuf and
145 any logs or timestamps back to coreboot. This will be copied
146 into main memory by the PSP and will be available when the x86 is
147 started. The workbuf's base depends on the address of the reset
148 vector.
149
Raul E Rangel86302a82022-01-18 15:29:54 -0700150config PRE_X86_CBMEM_CONSOLE_SIZE
151 hex
152 default 0x1600
153 help
154 Size of the CBMEM console used in PSP verstage.
155
Felix Helddc2d3562020-12-02 14:38:53 +0100156config PRERAM_CBMEM_CONSOLE_SIZE
157 hex
Raul E Rangel9d93b162022-01-13 13:43:57 -0700158 default 0x2000
Felix Helddc2d3562020-12-02 14:38:53 +0100159 help
160 Increase this value if preram cbmem console is getting truncated
161
Kangheui Won4020aa72021-05-20 09:56:39 +1000162config CBFS_MCACHE_SIZE
163 hex
164 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
165
Felix Helddc2d3562020-12-02 14:38:53 +0100166config C_ENV_BOOTBLOCK_SIZE
167 hex
168 default 0x10000
169 help
170 Sets the size of the bootblock stage that should be loaded in DRAM.
171 This variable controls the DRAM allocation size in linker script
172 for bootblock stage.
173
Felix Helddc2d3562020-12-02 14:38:53 +0100174config ROMSTAGE_ADDR
175 hex
176 default 0x2040000
177 help
178 Sets the address in DRAM where romstage should be loaded.
179
180config ROMSTAGE_SIZE
181 hex
182 default 0x80000
183 help
184 Sets the size of DRAM allocation for romstage in linker script.
185
186config FSP_M_ADDR
187 hex
188 default 0x20C0000
189 help
190 Sets the address in DRAM where FSP-M should be loaded. cbfstool
191 performs relocation of FSP-M to this address.
192
193config FSP_M_SIZE
194 hex
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600195 default 0xC0000
Felix Helddc2d3562020-12-02 14:38:53 +0100196 help
197 Sets the size of DRAM allocation for FSP-M in linker script.
198
Felix Held8d0a6092021-01-14 01:40:50 +0100199config FSP_TEMP_RAM_SIZE
200 hex
201 default 0x40000
202 help
203 The amount of coreboot-allocated heap and stack usage by the FSP.
204
Raul E Rangel72616b32021-02-05 16:48:42 -0700205config VERSTAGE_ADDR
206 hex
207 depends on VBOOT_SEPARATE_VERSTAGE
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600208 default 0x2180000
Raul E Rangel72616b32021-02-05 16:48:42 -0700209 help
210 Sets the address in DRAM where verstage should be loaded if running
211 as a separate stage on x86.
212
213config VERSTAGE_SIZE
214 hex
215 depends on VBOOT_SEPARATE_VERSTAGE
216 default 0x80000
217 help
218 Sets the size of DRAM allocation for verstage in linker script if
219 running as a separate stage on x86.
220
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600221config ASYNC_FILE_LOADING
222 bool "Loads files from SPI asynchronously"
223 select COOP_MULTITASKING
224 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
Raul E Rangeldcd81142021-11-02 11:51:48 -0600225 select CBFS_PRELOAD
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600226 help
227 When enabled, the platform will use the LPC SPI DMA controller to
228 asynchronously load contents from the SPI ROM. This will improve
229 boot time because the CPUs can be performing useful work while the
230 SPI contents are being preloaded.
231
Raul E Rangeldcd81142021-11-02 11:51:48 -0600232config CBFS_CACHE_SIZE
233 hex
234 default 0x40000 if CBFS_PRELOAD
235
Raul E Rangel72616b32021-02-05 16:48:42 -0700236config RO_REGION_ONLY
237 string
238 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
239 default "apu/amdfw"
240
Shelley Chen4e9bb332021-10-20 15:43:45 -0700241config ECAM_MMCONF_BASE_ADDRESS
Felix Helddc2d3562020-12-02 14:38:53 +0100242 default 0xF8000000
243
Shelley Chen4e9bb332021-10-20 15:43:45 -0700244config ECAM_MMCONF_BUS_NUMBER
Felix Helddc2d3562020-12-02 14:38:53 +0100245 default 64
246
Felix Held88615622021-01-19 23:51:45 +0100247config MAX_CPUS
248 int
249 default 16
Felix Heldb77387f2021-04-23 22:16:04 +0200250 help
251 Maximum number of threads the platform can have.
Felix Held88615622021-01-19 23:51:45 +0100252
Felix Held8a3d4d52021-01-13 03:06:21 +0100253config CONSOLE_UART_BASE_ADDRESS
254 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
255 hex
256 default 0xfedc9000 if UART_FOR_CONSOLE = 0
257 default 0xfedca000 if UART_FOR_CONSOLE = 1
258
Felix Heldee2a3652021-02-09 23:43:17 +0100259config SMM_TSEG_SIZE
260 hex
Felix Helde22eef72021-02-10 22:22:07 +0100261 default 0x800000 if HAVE_SMI_HANDLER
Felix Heldee2a3652021-02-09 23:43:17 +0100262 default 0x0
263
264config SMM_RESERVED_SIZE
265 hex
266 default 0x180000
267
268config SMM_MODULE_STACK_SIZE
269 hex
270 default 0x800
271
Felix Held90b07012021-04-15 20:23:56 +0200272config ACPI_BERT
273 bool "Build ACPI BERT Table"
274 default y
275 depends on HAVE_ACPI_TABLES
276 help
277 Report Machine Check errors identified in POST to the OS in an
278 ACPI Boot Error Record Table.
279
280config ACPI_BERT_SIZE
281 hex
282 default 0x4000 if ACPI_BERT
283 default 0x0
284 help
285 Specify the amount of DRAM reserved for gathering the data used to
286 generate the ACPI table.
287
Zheng Bao7b13e4e2021-03-16 16:13:56 +0800288config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
289 int
290 default 150
291
Raul E Rangel95b3dc32021-03-24 16:53:37 -0600292config DISABLE_SPI_FLASH_ROM_SHARING
293 def_bool n
294 help
295 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
296 which indicates a board level ROM transaction request. This
297 removes arbitration with board and assumes the chipset controls
298 the SPI flash bus entirely.
299
Felix Held27b295b2021-03-25 01:20:41 +0100300config DISABLE_KEYBOARD_RESET_PIN
301 bool
302 help
303 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
304 signal. When this pin is used as GPIO and the keyboard reset
305 functionality isn't disabled, configuring it as an output and driving
306 it as 0 will cause a reset.
307
Jason Glenesk79542fa2021-03-10 03:50:57 -0800308config ACPI_SSDT_PSD_INDEPENDENT
309 bool "Allow core p-state independent transitions"
310 default y
311 help
312 AMD recommends the ACPI _PSD object to be configured to cause
313 cores to transition between p-states independently. A vendor may
314 choose to generate _PSD object to allow cores to transition together.
315
Zheng Baof51738d2021-01-20 16:43:52 +0800316menu "PSP Configuration Options"
317
318config AMD_FWM_POSITION_INDEX
319 int "Firmware Directory Table location (0 to 5)"
320 range 0 5
321 default 0 if BOARD_ROMSIZE_KB_512
322 default 1 if BOARD_ROMSIZE_KB_1024
323 default 2 if BOARD_ROMSIZE_KB_2048
324 default 3 if BOARD_ROMSIZE_KB_4096
325 default 4 if BOARD_ROMSIZE_KB_8192
326 default 5 if BOARD_ROMSIZE_KB_16384
327 help
328 Typically this is calculated by the ROM size, but there may
329 be situations where you want to put the firmware directory
330 table in a different location.
331 0: 512 KB - 0xFFFA0000
332 1: 1 MB - 0xFFF20000
333 2: 2 MB - 0xFFE20000
334 3: 4 MB - 0xFFC20000
335 4: 8 MB - 0xFF820000
336 5: 16 MB - 0xFF020000
337
338comment "AMD Firmware Directory Table set to location for 512KB ROM"
339 depends on AMD_FWM_POSITION_INDEX = 0
340comment "AMD Firmware Directory Table set to location for 1MB ROM"
341 depends on AMD_FWM_POSITION_INDEX = 1
342comment "AMD Firmware Directory Table set to location for 2MB ROM"
343 depends on AMD_FWM_POSITION_INDEX = 2
344comment "AMD Firmware Directory Table set to location for 4MB ROM"
345 depends on AMD_FWM_POSITION_INDEX = 3
346comment "AMD Firmware Directory Table set to location for 8MB ROM"
347 depends on AMD_FWM_POSITION_INDEX = 4
348comment "AMD Firmware Directory Table set to location for 16MB ROM"
349 depends on AMD_FWM_POSITION_INDEX = 5
350
351config AMDFW_CONFIG_FILE
352 string
353 default "src/soc/amd/cezanne/fw.cfg"
354
Rob Barnese09b6812021-04-15 17:21:19 -0600355config PSP_DISABLE_POSTCODES
356 bool "Disable PSP post codes"
357 help
358 Disables the output of port80 post codes from PSP.
359
Karthikeyan Ramasubramanian1a24d842022-03-16 16:27:49 -0600360config PSP_POSTCODES_ON_ESPI
361 bool "Use eSPI bus for PSP post codes"
362 depends on !PSP_DISABLE_POSTCODES
363 default y
364 help
365 Select to send PSP port80 post codes on eSPI bus.
366 If not selected, PSP port80 codes will be sent on LPC bus.
367
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700368config PSP_INIT_ESPI
369 bool "Initialize eSPI in PSP Stage 2 Boot Loader"
Rob Barnese09b6812021-04-15 17:21:19 -0600370 help
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700371 Select to initialize the eSPI controller in the PSP Stage 2 Boot
372 Loader.
Rob Barnese09b6812021-04-15 17:21:19 -0600373
Zheng Baof51738d2021-01-20 16:43:52 +0800374config PSP_LOAD_MP2_FW
375 bool
376 default n
377 help
378 Include the MP2 firmwares and configuration into the PSP build.
379
380 If unsure, answer 'n'
381
Zheng Baof51738d2021-01-20 16:43:52 +0800382config PSP_UNLOCK_SECURE_DEBUG
383 bool "Unlock secure debug"
384 default y
385 help
386 Select this item to enable secure debug options in PSP.
387
Raul E Rangel97b8b172021-02-24 16:59:32 -0700388config HAVE_PSP_WHITELIST_FILE
389 bool "Include a debug whitelist file in PSP build"
390 default n
391 help
392 Support secured unlock prior to reset using a whitelisted
393 serial number. This feature requires a signed whitelist image
394 and bootloader from AMD.
395
396 If unsure, answer 'n'
397
398config PSP_WHITELIST_FILE
399 string "Debug whitelist file path"
400 depends on HAVE_PSP_WHITELIST_FILE
401 default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin"
402
Zheng Baoc5b912f72022-02-11 11:53:32 +0800403config HAVE_SPL_FILE
404 bool "Have a mainboard specific SPL table file"
405 default n
406 help
407 Have a mainboard specific SPL table file, which is created by AMD
408 and put to 3rdparty/blobs.
409
410 If unsure, answer 'n'
411
412config SPL_TABLE_FILE
413 string "SPL table file"
414 depends on HAVE_SPL_FILE
415 default "3rdparty/amd_blobs/cezanne/PSP/TypeId0x55_SplTableBl_CZN.sbin"
416
Martin Rothfdad5ad2021-04-16 11:36:01 -0600417config PSP_SOFTFUSE_BITS
418 string "PSP Soft Fuse bits to enable"
419 default "28 6"
420 help
421 Space separated list of Soft Fuse bits to enable.
422 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
423 Bit 7: Disable PSP postcodes on Renoir and newer chips only
424 (Set by PSP_DISABLE_PORT80)
425 Bit 15: PSP post code destination: 0=LPC 1=eSPI
426 (Set by PSP_INITIALIZE_ESPI)
427 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
428
429 See #55758 (NDA) for additional bit definitions.
430
Kangheui Won66c5f252021-04-20 17:30:29 +1000431config PSP_VERSTAGE_FILE
432 string "Specify the PSP_verstage file path"
433 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600434 default "\$(obj)/psp_verstage.bin"
Kangheui Won66c5f252021-04-20 17:30:29 +1000435 help
436 Add psp_verstage file to the build & PSP Directory Table
437
438config PSP_VERSTAGE_SIGNING_TOKEN
439 string "Specify the PSP_verstage Signature Token file path"
440 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
441 default ""
442 help
443 Add psp_verstage signature token to the build & PSP Directory Table
444
Zheng Baof51738d2021-01-20 16:43:52 +0800445endmenu
446
Raul E Rangel06d1e4d2021-04-09 14:42:06 -0600447config VBOOT
448 select VBOOT_VBNV_CMOS
449 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
450
Kangheui Won66c5f252021-04-20 17:30:29 +1000451config VBOOT_STARTS_BEFORE_BOOTBLOCK
452 def_bool n
453 depends on VBOOT
454 select ARCH_VERSTAGE_ARMV7
455 help
456 Runs verstage on the PSP. Only available on
Jon Murphyc4e90452022-06-28 10:36:23 -0600457 certain ChromeOS branded parts from AMD.
Kangheui Won66c5f252021-04-20 17:30:29 +1000458
459config VBOOT_HASH_BLOCK_SIZE
460 hex
461 default 0x9000
462 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
463 help
464 Because the bulk of the time in psp_verstage to hash the RO cbfs is
465 spent in the overhead of doing svc calls, increasing the hash block
466 size significantly cuts the verstage hashing time as seen below.
467
468 4k takes 180ms
469 16k takes 44ms
470 32k takes 33.7ms
471 36k takes 32.5ms
472 There's actually still room for an even bigger stack, but we've
473 reached a point of diminishing returns.
474
475config CMOS_RECOVERY_BYTE
476 hex
477 default 0x51
478 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
479 help
480 If the workbuf is not passed from the PSP to coreboot, set the
481 recovery flag and reboot. The PSP will read this byte, mark the
482 recovery request in VBNV, and reset the system into recovery mode.
483
484 This is the byte before the default first byte used by VBNV
485 (0x26 + 0x0E - 1)
486
Matt DeVillierf9fea862022-10-04 16:41:28 -0500487if VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000488
489config RWA_REGION_ONLY
490 string
491 default "apu/amdfw_a"
492 help
493 Add a space-delimited list of filenames that should only be in the
494 RW-A section.
495
Matt DeVillierf9fea862022-10-04 16:41:28 -0500496endif # VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
497
498if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
499
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000500config RWB_REGION_ONLY
501 string
502 default "apu/amdfw_b"
503 help
504 Add a space-delimited list of filenames that should only be in the
505 RW-B section.
506
507endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
508
Felix Helddc2d3562020-12-02 14:38:53 +0100509endif # SOC_AMD_CEZANNE