blob: 832c779bfeb892ee4b6b99d102d31606bd0cf117 [file] [log] [blame]
Felix Helddc2d3562020-12-02 14:38:53 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3config SOC_AMD_CEZANNE
4 bool
Raul E Rangel24d024a2021-02-12 16:07:43 -07005 select ACPI_SOC_NVS
Matt DeVilliere6a5e6c2023-09-01 09:26:43 -05006 select ADD_FSP_BINARIES if USE_AMD_BLOBS
Angel Pons8e035e32021-06-22 12:58:20 +02007 select ARCH_X86
Raul E Rangel54616622021-02-05 17:29:12 -07008 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Mathew Kingc519bff2021-03-04 08:26:51 -07009 select DRIVERS_USB_ACPI
10 select DRIVERS_USB_PCI_XHCI
Raul E Rangel2bcf99f2021-11-08 16:58:26 -070011 select FSP_COMPRESS_FSP_M_LZMA if !ASYNC_FILE_LOADING
12 select FSP_COMPRESS_FSP_M_LZ4 if ASYNC_FILE_LOADING
Raul E Rangeldc63bbd2021-11-08 14:10:45 -070013 select FSP_COMPRESS_FSP_S_LZ4
Raul E Rangele925af22021-03-30 16:32:20 -060014 select GENERIC_GPIO_LIB
Felix Held86024952021-02-03 23:44:28 +010015 select HAVE_ACPI_TABLES
Felix Held44f41532020-12-09 02:01:16 +010016 select HAVE_CF9_RESET
Felix Held227c6492021-03-22 14:44:58 +010017 select HAVE_EM100_SUPPORT
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060018 select HAVE_FSP_GOP
Felix Heldee2a3652021-02-09 23:43:17 +010019 select HAVE_SMI_HANDLER
Felix Heldcb977342021-01-19 20:36:38 +010020 select IDT_IN_EVERY_STAGE
Felix Held7aacdd12021-02-10 23:27:47 +010021 select PARALLEL_MP_AP_WORK
Felix Held8d0a6092021-01-14 01:40:50 +010022 select PLATFORM_USES_FSP2_0
Raul E Rangel95b3dc32021-03-24 16:53:37 -060023 select PROVIDES_ROM_SHARING
Karthikeyan Ramasubramanian1140b7c2021-09-17 16:33:35 -060024 select PSP_VERSTAGE_CCP_DMA if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010025 select RESET_VECTOR_IN_RAM
Felix Held7cd81b92021-02-11 14:58:08 +010026 select RTC
Felix Helddc2d3562020-12-02 14:38:53 +010027 select SOC_AMD_COMMON
Fred Reitberger6f0b5b32022-02-08 11:55:48 -050028 select SOC_AMD_COMMON_BLOCK_ACP_GEN1
Felix Heldbb4bee852021-02-10 16:53:53 +010029 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held64de2c12020-12-05 20:53:59 +010030 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Held9ab8a782023-07-14 18:44:13 +020031 select SOC_AMD_COMMON_BLOCK_ACPIMMIO_PM_IO_ACCESS
Felix Helddd882f32021-05-12 01:23:50 +020032 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Felix Held8f7f4bf2022-08-03 22:10:05 +020033 select SOC_AMD_COMMON_BLOCK_ACPI_CPPC
Felix Heldceafcae2023-03-07 00:00:15 +010034 select SOC_AMD_COMMON_BLOCK_ACPI_CPU_POWER_STATE
Eric Lai65b0afe2021-04-09 11:50:48 +080035 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Glenesk8d354282021-07-20 05:21:54 -070036 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held62ef88f2020-12-08 23:18:19 +010037 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held9a6bc072021-03-05 00:14:08 +010038 select SOC_AMD_COMMON_BLOCK_APOB
Fred Reitbergerf78e8442022-10-27 13:58:58 -040039 select SOC_AMD_COMMON_BLOCK_APOB_HASH
Felix Held07462ef2020-12-11 15:55:45 +010040 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Helda63f8592023-03-24 16:30:55 +010041 select SOC_AMD_COMMON_BLOCK_CPUFREQ_FAM17H_19H
Felix Heldea32c522021-02-13 01:42:44 +010042 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held9adc33d2023-05-31 16:08:42 +020043 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC_DOMAIN
Felix Held65d73cc2022-10-13 20:58:47 +020044 select SOC_AMD_COMMON_BLOCK_EMMC
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060045 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Felix Held28e23532021-02-24 20:52:08 +010046 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Baob0f00ed2021-03-16 15:28:49 +080047 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held556d1cc2022-02-02 22:11:52 +010048 select SOC_AMD_COMMON_BLOCK_I2C_PAD_CTRL
Raul E Rangel3acc5152021-06-09 13:36:10 -060049 select SOC_AMD_COMMON_BLOCK_IOMMU
Zheng Bao3da55692021-01-26 18:30:18 +080050 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020051 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Helddc2d3562020-12-02 14:38:53 +010052 select SOC_AMD_COMMON_BLOCK_NONCAR
Raul E Rangela6529e72021-02-09 14:38:36 -070053 select SOC_AMD_COMMON_BLOCK_PCI
Felix Helddc2d3562020-12-02 14:38:53 +010054 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Raul E Rangele4f83172021-05-10 14:49:55 -060055 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Robert Zieba5a040d62022-10-03 14:27:16 -060056 select SOC_AMD_COMMON_BLOCK_PCIE_CLK_REQ
Karthikeyan Ramasubramanianf62bbc82021-03-30 15:19:12 -060057 select SOC_AMD_COMMON_BLOCK_PM
Martin Roth31f7a722021-03-23 14:53:58 -060058 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held338d6702021-01-29 23:13:56 +010059 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth440c8232023-02-01 14:27:18 -070060 select SOC_AMD_COMMON_BLOCK_RESET
Felix Held4be064a2020-12-08 17:21:04 +010061 select SOC_AMD_COMMON_BLOCK_SMBUS
Zheng Bao02a5ddd2020-12-15 22:16:51 +080062 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010063 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held7f3f52d2021-03-03 18:56:41 +010064 select SOC_AMD_COMMON_BLOCK_SMU
Felix Heldcdc6e822023-01-12 23:10:59 +010065 select SOC_AMD_COMMON_BLOCK_SMU_SX_ENTRY
Raul E Rangel54616622021-02-05 17:29:12 -070066 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held23a398e2023-03-23 23:44:03 +010067 select SOC_AMD_COMMON_BLOCK_SVI2
Felix Held60df7ca2023-03-24 20:33:15 +010068 select SOC_AMD_COMMON_BLOCK_TSC
Felix Held8a3d4d52021-01-13 03:06:21 +010069 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel35dc4b02021-02-12 16:04:27 -070070 select SOC_AMD_COMMON_BLOCK_UCODE
Felix Heldd5ab24c2022-08-08 22:57:31 +020071 select SOC_AMD_COMMON_FSP_CCX_CPPC_HOB
Nikolai Vyssotskicbc7c502021-04-28 18:24:28 -050072 select SOC_AMD_COMMON_FSP_DMI_TABLES
Raul E Rangelfd7ed872021-05-04 15:42:09 -060073 select SOC_AMD_COMMON_FSP_PCI
Fred Reitberger16f55f22023-01-11 15:10:30 -050074 select SOC_AMD_COMMON_FSP_PRELOAD_FSPS
Robert Zieba6998ee02022-09-19 10:26:51 -060075 select SOC_AMD_COMMON_BLOCK_XHCI
Felix Heldcc975c52021-01-23 00:18:08 +010076 select SSE2
Felix Held8d0a6092021-01-14 01:40:50 +010077 select UDK_2017_BINDING
Martin Rothbcb610a2022-10-29 13:31:54 -060078 select USE_DDR4
79 select USE_LPDDR4
Subrata Banik34f26b22022-02-10 12:38:02 +053080 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
81 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
82 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Karthikeyan Ramasubramanianbef5c402021-11-18 12:28:31 -070083 select VBOOT_DEFINE_WIDEVINE_COUNTERS if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Heldf09221c2021-01-22 23:50:54 +010084 select X86_AMD_FIXED_MTRRS
Subrata Banik9f91ced2021-07-28 15:38:32 +053085 select X86_INIT_NEED_1_SIPI
Elyes Haouas3cd06cc2023-01-05 07:42:24 +010086 help
87 AMD Cezanne support
88
89if SOC_AMD_CEZANNE
Felix Helddc2d3562020-12-02 14:38:53 +010090
Furquan Shaikh696f4ea2021-01-08 11:48:52 -080091config CHIPSET_DEVICETREE
92 string
93 default "soc/amd/cezanne/chipset.cb"
94
Felix Held44e4bf22021-08-27 23:32:56 +020095config FSP_M_FILE
96 string "FSP-M (memory init) binary path and filename"
97 depends on ADD_FSP_BINARIES
98 default "3rdparty/amd_blobs/cezanne/CEZANNE_M.fd"
99 help
100 The path and filename of the FSP-M binary for this platform.
101
102config FSP_S_FILE
103 string "FSP-S (silicon init) binary path and filename"
104 depends on ADD_FSP_BINARIES
105 default "3rdparty/amd_blobs/cezanne/CEZANNE_S.fd"
106 help
107 The path and filename of the FSP-S binary for this platform.
108
Felix Helddc2d3562020-12-02 14:38:53 +0100109config EARLY_RESERVED_DRAM_BASE
110 hex
111 default 0x2000000
112 help
113 This variable defines the base address of the DRAM which is reserved
114 for usage by coreboot in early stages (i.e. before ramstage is up).
115 This memory gets reserved in BIOS tables to ensure that the OS does
116 not use it, thus preventing corruption of OS memory in case of S3
117 resume.
118
119config EARLYRAM_BSP_STACK_SIZE
120 hex
121 default 0x1000
122
123config PSP_APOB_DRAM_ADDRESS
124 hex
125 default 0x2001000
126 help
127 Location in DRAM where the PSP will copy the AGESA PSP Output
128 Block.
129
Fred Reitberger475e2822022-07-14 11:06:30 -0400130config PSP_APOB_DRAM_SIZE
131 hex
132 default 0x10000
133
Kangheui Won66c5f252021-04-20 17:30:29 +1000134config PSP_SHAREDMEM_BASE
135 hex
136 default 0x2011000 if VBOOT
137 default 0x0
138 help
139 This variable defines the base address in DRAM memory where PSP copies
140 the vboot workbuf. This is used in the linker script to have a static
141 allocation for the buffer as well as for adding relevant entries in
142 the BIOS directory table for the PSP.
143
144config PSP_SHAREDMEM_SIZE
145 hex
146 default 0x8000 if VBOOT
147 default 0x0
148 help
149 Sets the maximum size for the PSP to pass the vboot workbuf and
150 any logs or timestamps back to coreboot. This will be copied
151 into main memory by the PSP and will be available when the x86 is
152 started. The workbuf's base depends on the address of the reset
153 vector.
154
Raul E Rangel86302a82022-01-18 15:29:54 -0700155config PRE_X86_CBMEM_CONSOLE_SIZE
156 hex
157 default 0x1600
158 help
159 Size of the CBMEM console used in PSP verstage.
160
Felix Helddc2d3562020-12-02 14:38:53 +0100161config PRERAM_CBMEM_CONSOLE_SIZE
162 hex
Raul E Rangel9d93b162022-01-13 13:43:57 -0700163 default 0x2000
Felix Helddc2d3562020-12-02 14:38:53 +0100164 help
165 Increase this value if preram cbmem console is getting truncated
166
Kangheui Won4020aa72021-05-20 09:56:39 +1000167config CBFS_MCACHE_SIZE
168 hex
169 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
170
Felix Helddc2d3562020-12-02 14:38:53 +0100171config C_ENV_BOOTBLOCK_SIZE
172 hex
173 default 0x10000
174 help
175 Sets the size of the bootblock stage that should be loaded in DRAM.
176 This variable controls the DRAM allocation size in linker script
177 for bootblock stage.
178
Felix Helddc2d3562020-12-02 14:38:53 +0100179config ROMSTAGE_ADDR
180 hex
181 default 0x2040000
182 help
183 Sets the address in DRAM where romstage should be loaded.
184
185config ROMSTAGE_SIZE
186 hex
187 default 0x80000
188 help
189 Sets the size of DRAM allocation for romstage in linker script.
190
191config FSP_M_ADDR
192 hex
193 default 0x20C0000
194 help
195 Sets the address in DRAM where FSP-M should be loaded. cbfstool
196 performs relocation of FSP-M to this address.
197
198config FSP_M_SIZE
199 hex
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600200 default 0xC0000
Felix Helddc2d3562020-12-02 14:38:53 +0100201 help
202 Sets the size of DRAM allocation for FSP-M in linker script.
203
Felix Held8d0a6092021-01-14 01:40:50 +0100204config FSP_TEMP_RAM_SIZE
205 hex
206 default 0x40000
207 help
208 The amount of coreboot-allocated heap and stack usage by the FSP.
209
Raul E Rangel72616b32021-02-05 16:48:42 -0700210config VERSTAGE_ADDR
211 hex
212 depends on VBOOT_SEPARATE_VERSTAGE
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600213 default 0x2180000
Raul E Rangel72616b32021-02-05 16:48:42 -0700214 help
215 Sets the address in DRAM where verstage should be loaded if running
216 as a separate stage on x86.
217
218config VERSTAGE_SIZE
219 hex
220 depends on VBOOT_SEPARATE_VERSTAGE
221 default 0x80000
222 help
223 Sets the size of DRAM allocation for verstage in linker script if
224 running as a separate stage on x86.
225
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600226config ASYNC_FILE_LOADING
227 bool "Loads files from SPI asynchronously"
228 select COOP_MULTITASKING
229 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
Raul E Rangeldcd81142021-11-02 11:51:48 -0600230 select CBFS_PRELOAD
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600231 help
232 When enabled, the platform will use the LPC SPI DMA controller to
233 asynchronously load contents from the SPI ROM. This will improve
234 boot time because the CPUs can be performing useful work while the
235 SPI contents are being preloaded.
236
Raul E Rangeldcd81142021-11-02 11:51:48 -0600237config CBFS_CACHE_SIZE
238 hex
239 default 0x40000 if CBFS_PRELOAD
240
Raul E Rangel72616b32021-02-05 16:48:42 -0700241config RO_REGION_ONLY
242 string
243 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
244 default "apu/amdfw"
245
Shelley Chen4e9bb332021-10-20 15:43:45 -0700246config ECAM_MMCONF_BASE_ADDRESS
Felix Helddc2d3562020-12-02 14:38:53 +0100247 default 0xF8000000
248
Shelley Chen4e9bb332021-10-20 15:43:45 -0700249config ECAM_MMCONF_BUS_NUMBER
Felix Helddc2d3562020-12-02 14:38:53 +0100250 default 64
251
Felix Held88615622021-01-19 23:51:45 +0100252config MAX_CPUS
253 int
254 default 16
Felix Heldb77387f2021-04-23 22:16:04 +0200255 help
256 Maximum number of threads the platform can have.
Felix Held88615622021-01-19 23:51:45 +0100257
Felix Held30abfe52023-02-14 22:39:29 +0100258config VGA_BIOS_ID
259 string
260 default "1002,1638"
261 help
262 The default VGA BIOS PCI vendor/device ID should be set to the
263 result of the map_oprom_vendev() function in grapthics.c.
264
265config VGA_BIOS_FILE
266 string
267 default "3rdparty/amd_blobs/cezanne/CezanneGenericVbios.bin"
268
Felix Held8a3d4d52021-01-13 03:06:21 +0100269config CONSOLE_UART_BASE_ADDRESS
270 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
271 hex
272 default 0xfedc9000 if UART_FOR_CONSOLE = 0
273 default 0xfedca000 if UART_FOR_CONSOLE = 1
274
Felix Heldee2a3652021-02-09 23:43:17 +0100275config SMM_TSEG_SIZE
276 hex
Felix Helde22eef72021-02-10 22:22:07 +0100277 default 0x800000 if HAVE_SMI_HANDLER
Felix Heldee2a3652021-02-09 23:43:17 +0100278 default 0x0
279
280config SMM_RESERVED_SIZE
281 hex
282 default 0x180000
283
284config SMM_MODULE_STACK_SIZE
285 hex
286 default 0x800
287
Felix Held90b07012021-04-15 20:23:56 +0200288config ACPI_BERT
289 bool "Build ACPI BERT Table"
290 default y
291 depends on HAVE_ACPI_TABLES
292 help
293 Report Machine Check errors identified in POST to the OS in an
294 ACPI Boot Error Record Table.
295
296config ACPI_BERT_SIZE
297 hex
298 default 0x4000 if ACPI_BERT
299 default 0x0
300 help
301 Specify the amount of DRAM reserved for gathering the data used to
302 generate the ACPI table.
303
Zheng Bao7b13e4e2021-03-16 16:13:56 +0800304config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
305 int
306 default 150
307
Raul E Rangel95b3dc32021-03-24 16:53:37 -0600308config DISABLE_SPI_FLASH_ROM_SHARING
309 def_bool n
310 help
311 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
312 which indicates a board level ROM transaction request. This
313 removes arbitration with board and assumes the chipset controls
314 the SPI flash bus entirely.
315
Felix Held27b295b2021-03-25 01:20:41 +0100316config DISABLE_KEYBOARD_RESET_PIN
317 bool
318 help
319 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
320 signal. When this pin is used as GPIO and the keyboard reset
321 functionality isn't disabled, configuring it as an output and driving
322 it as 0 will cause a reset.
323
Zheng Baof51738d2021-01-20 16:43:52 +0800324menu "PSP Configuration Options"
325
Zheng Baof51738d2021-01-20 16:43:52 +0800326config AMDFW_CONFIG_FILE
327 string
328 default "src/soc/amd/cezanne/fw.cfg"
329
Rob Barnese09b6812021-04-15 17:21:19 -0600330config PSP_DISABLE_POSTCODES
331 bool "Disable PSP post codes"
332 help
333 Disables the output of port80 post codes from PSP.
334
Karthikeyan Ramasubramanian1a24d842022-03-16 16:27:49 -0600335config PSP_POSTCODES_ON_ESPI
336 bool "Use eSPI bus for PSP post codes"
337 depends on !PSP_DISABLE_POSTCODES
338 default y
339 help
340 Select to send PSP port80 post codes on eSPI bus.
341 If not selected, PSP port80 codes will be sent on LPC bus.
342
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700343config PSP_INIT_ESPI
344 bool "Initialize eSPI in PSP Stage 2 Boot Loader"
Rob Barnese09b6812021-04-15 17:21:19 -0600345 help
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700346 Select to initialize the eSPI controller in the PSP Stage 2 Boot
347 Loader.
Rob Barnese09b6812021-04-15 17:21:19 -0600348
Zheng Baof51738d2021-01-20 16:43:52 +0800349config PSP_LOAD_MP2_FW
350 bool
351 default n
352 help
353 Include the MP2 firmwares and configuration into the PSP build.
354
355 If unsure, answer 'n'
356
Zheng Baof51738d2021-01-20 16:43:52 +0800357config PSP_UNLOCK_SECURE_DEBUG
358 bool "Unlock secure debug"
359 default y
360 help
361 Select this item to enable secure debug options in PSP.
362
Raul E Rangel97b8b172021-02-24 16:59:32 -0700363config HAVE_PSP_WHITELIST_FILE
364 bool "Include a debug whitelist file in PSP build"
365 default n
366 help
367 Support secured unlock prior to reset using a whitelisted
368 serial number. This feature requires a signed whitelist image
369 and bootloader from AMD.
370
371 If unsure, answer 'n'
372
373config PSP_WHITELIST_FILE
374 string "Debug whitelist file path"
375 depends on HAVE_PSP_WHITELIST_FILE
376 default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin"
377
Zheng Baoc5b912f72022-02-11 11:53:32 +0800378config HAVE_SPL_FILE
379 bool "Have a mainboard specific SPL table file"
380 default n
381 help
382 Have a mainboard specific SPL table file, which is created by AMD
383 and put to 3rdparty/blobs.
384
385 If unsure, answer 'n'
386
387config SPL_TABLE_FILE
388 string "SPL table file"
389 depends on HAVE_SPL_FILE
390 default "3rdparty/amd_blobs/cezanne/PSP/TypeId0x55_SplTableBl_CZN.sbin"
391
Martin Rothfdad5ad2021-04-16 11:36:01 -0600392config PSP_SOFTFUSE_BITS
393 string "PSP Soft Fuse bits to enable"
394 default "28 6"
395 help
396 Space separated list of Soft Fuse bits to enable.
397 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
398 Bit 7: Disable PSP postcodes on Renoir and newer chips only
399 (Set by PSP_DISABLE_PORT80)
400 Bit 15: PSP post code destination: 0=LPC 1=eSPI
401 (Set by PSP_INITIALIZE_ESPI)
402 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
403
404 See #55758 (NDA) for additional bit definitions.
405
Kangheui Won66c5f252021-04-20 17:30:29 +1000406config PSP_VERSTAGE_FILE
407 string "Specify the PSP_verstage file path"
408 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600409 default "\$(obj)/psp_verstage.bin"
Kangheui Won66c5f252021-04-20 17:30:29 +1000410 help
411 Add psp_verstage file to the build & PSP Directory Table
412
413config PSP_VERSTAGE_SIGNING_TOKEN
414 string "Specify the PSP_verstage Signature Token file path"
415 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
416 default ""
417 help
418 Add psp_verstage signature token to the build & PSP Directory Table
419
Zheng Baof51738d2021-01-20 16:43:52 +0800420endmenu
421
Raul E Rangel06d1e4d2021-04-09 14:42:06 -0600422config VBOOT
423 select VBOOT_VBNV_CMOS
424 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
425
Kangheui Won66c5f252021-04-20 17:30:29 +1000426config VBOOT_STARTS_BEFORE_BOOTBLOCK
427 def_bool n
428 depends on VBOOT
429 select ARCH_VERSTAGE_ARMV7
430 help
431 Runs verstage on the PSP. Only available on
Jon Murphyc4e90452022-06-28 10:36:23 -0600432 certain ChromeOS branded parts from AMD.
Kangheui Won66c5f252021-04-20 17:30:29 +1000433
434config VBOOT_HASH_BLOCK_SIZE
435 hex
436 default 0x9000
437 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
438 help
439 Because the bulk of the time in psp_verstage to hash the RO cbfs is
440 spent in the overhead of doing svc calls, increasing the hash block
441 size significantly cuts the verstage hashing time as seen below.
442
443 4k takes 180ms
444 16k takes 44ms
445 32k takes 33.7ms
446 36k takes 32.5ms
447 There's actually still room for an even bigger stack, but we've
448 reached a point of diminishing returns.
449
450config CMOS_RECOVERY_BYTE
451 hex
452 default 0x51
453 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
454 help
455 If the workbuf is not passed from the PSP to coreboot, set the
456 recovery flag and reboot. The PSP will read this byte, mark the
457 recovery request in VBNV, and reset the system into recovery mode.
458
459 This is the byte before the default first byte used by VBNV
460 (0x26 + 0x0E - 1)
461
Matt DeVillierf9fea862022-10-04 16:41:28 -0500462if VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000463
464config RWA_REGION_ONLY
465 string
466 default "apu/amdfw_a"
467 help
468 Add a space-delimited list of filenames that should only be in the
469 RW-A section.
470
Matt DeVillierf9fea862022-10-04 16:41:28 -0500471endif # VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
472
473if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
474
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000475config RWB_REGION_ONLY
476 string
477 default "apu/amdfw_b"
478 help
479 Add a space-delimited list of filenames that should only be in the
480 RW-B section.
481
482endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
483
Felix Helddc2d3562020-12-02 14:38:53 +0100484endif # SOC_AMD_CEZANNE