blob: 306f181dd040251d890d7140f09b462414dd7b78 [file] [log] [blame]
Felix Helddc2d3562020-12-02 14:38:53 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3config SOC_AMD_CEZANNE
4 bool
5 help
6 AMD Cezanne support
7
8if SOC_AMD_CEZANNE
9
10config SOC_SPECIFIC_OPTIONS
11 def_bool y
Raul E Rangel24d024a2021-02-12 16:07:43 -070012 select ACPI_SOC_NVS
Felix Helddc2d3562020-12-02 14:38:53 +010013 select ARCH_BOOTBLOCK_X86_32
Kangheui Won66c5f252021-04-20 17:30:29 +100014 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010015 select ARCH_ROMSTAGE_X86_32
16 select ARCH_RAMSTAGE_X86_32
Angel Pons8e035e32021-06-22 12:58:20 +020017 select ARCH_X86
Raul E Rangel54616622021-02-05 17:29:12 -070018 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Mathew Kingc519bff2021-03-04 08:26:51 -070019 select DRIVERS_USB_ACPI
Zheng Bao7b13e4e2021-03-16 16:13:56 +080020 select DRIVERS_I2C_DESIGNWARE
Raul E Rangel61f441272021-06-25 11:24:38 -060021 select COOP_MULTITASKING
Mathew Kingc519bff2021-03-04 08:26:51 -070022 select DRIVERS_USB_PCI_XHCI
Felix Heldc9634992021-01-26 21:35:39 +010023 select FSP_COMPRESS_FSP_M_LZMA
24 select FSP_COMPRESS_FSP_S_LZMA
Raul E Rangele925af22021-03-30 16:32:20 -060025 select GENERIC_GPIO_LIB
Felix Held86024952021-02-03 23:44:28 +010026 select HAVE_ACPI_TABLES
Felix Held44f41532020-12-09 02:01:16 +010027 select HAVE_CF9_RESET
Felix Held227c6492021-03-22 14:44:58 +010028 select HAVE_EM100_SUPPORT
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060029 select HAVE_FSP_GOP
Felix Heldee2a3652021-02-09 23:43:17 +010030 select HAVE_SMI_HANDLER
Felix Heldcb977342021-01-19 20:36:38 +010031 select IDT_IN_EVERY_STAGE
Felix Held4be064a2020-12-08 17:21:04 +010032 select IOAPIC
Felix Held7aacdd12021-02-10 23:27:47 +010033 select PARALLEL_MP_AP_WORK
Raul E Rangel73193cf2021-07-16 13:53:29 -060034 select PAYLOAD_PRELOAD
Felix Held8d0a6092021-01-14 01:40:50 +010035 select PLATFORM_USES_FSP2_0
Raul E Rangel95b3dc32021-03-24 16:53:37 -060036 select PROVIDES_ROM_SHARING
Felix Helddc2d3562020-12-02 14:38:53 +010037 select RESET_VECTOR_IN_RAM
Felix Held7cd81b92021-02-11 14:58:08 +010038 select RTC
Felix Helddc2d3562020-12-02 14:38:53 +010039 select SOC_AMD_COMMON
Karthikeyan Ramasubramanianfbb027e2021-04-23 11:48:06 -060040 select SOC_AMD_COMMON_BLOCK_ACP
Felix Heldbb4bee852021-02-10 16:53:53 +010041 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held64de2c12020-12-05 20:53:59 +010042 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Helddd882f32021-05-12 01:23:50 +020043 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Eric Lai65b0afe2021-04-09 11:50:48 +080044 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Glenesk8d354282021-07-20 05:21:54 -070045 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held62ef88f2020-12-08 23:18:19 +010046 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held9a6bc072021-03-05 00:14:08 +010047 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held07462ef2020-12-11 15:55:45 +010048 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Heldea32c522021-02-13 01:42:44 +010049 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060050 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Felix Held28e23532021-02-24 20:52:08 +010051 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Baob0f00ed2021-03-16 15:28:49 +080052 select SOC_AMD_COMMON_BLOCK_I2C
Raul E Rangel3acc5152021-06-09 13:36:10 -060053 select SOC_AMD_COMMON_BLOCK_IOMMU
Zheng Bao3da55692021-01-26 18:30:18 +080054 select SOC_AMD_COMMON_BLOCK_LPC
Raul E Rangel9942af22021-06-24 17:09:54 -060055 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
Felix Held1e1d4902021-07-14 00:05:39 +020056 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Helddc2d3562020-12-02 14:38:53 +010057 select SOC_AMD_COMMON_BLOCK_NONCAR
Raul E Rangela6529e72021-02-09 14:38:36 -070058 select SOC_AMD_COMMON_BLOCK_PCI
Felix Helddc2d3562020-12-02 14:38:53 +010059 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Raul E Rangele4f83172021-05-10 14:49:55 -060060 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Karthikeyan Ramasubramanianf62bbc82021-03-30 15:19:12 -060061 select SOC_AMD_COMMON_BLOCK_PM
Martin Roth31f7a722021-03-23 14:53:58 -060062 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held338d6702021-01-29 23:13:56 +010063 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Felix Held4be064a2020-12-08 17:21:04 +010064 select SOC_AMD_COMMON_BLOCK_SMBUS
Zheng Bao02a5ddd2020-12-15 22:16:51 +080065 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010066 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held7f3f52d2021-03-03 18:56:41 +010067 select SOC_AMD_COMMON_BLOCK_SMU
Raul E Rangel54616622021-02-05 17:29:12 -070068 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held65783fb2020-12-04 17:38:46 +010069 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held8a3d4d52021-01-13 03:06:21 +010070 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel35dc4b02021-02-12 16:04:27 -070071 select SOC_AMD_COMMON_BLOCK_UCODE
Nikolai Vyssotskicbc7c502021-04-28 18:24:28 -050072 select SOC_AMD_COMMON_FSP_DMI_TABLES
Raul E Rangelfd7ed872021-05-04 15:42:09 -060073 select SOC_AMD_COMMON_FSP_PCI
Felix Heldcc975c52021-01-23 00:18:08 +010074 select SSE2
Raul E Rangel61f441272021-06-25 11:24:38 -060075 select TIMER_QUEUE
Felix Held8d0a6092021-01-14 01:40:50 +010076 select UDK_2017_BINDING
Felix Heldf09221c2021-01-22 23:50:54 +010077 select X86_AMD_FIXED_MTRRS
Felix Held7aacdd12021-02-10 23:27:47 +010078 select X86_AMD_INIT_SIPI
Felix Helddc2d3562020-12-02 14:38:53 +010079
Angel Pons6f5a6582021-06-22 15:18:07 +020080config ARCH_ALL_STAGES_X86
81 default n
82
Raul E Rangel35dc4b02021-02-12 16:04:27 -070083config SOC_AMD_COMMON_BLOCK_UCODE_SIZE
84 default 5568
85
Furquan Shaikh696f4ea2021-01-08 11:48:52 -080086config CHIPSET_DEVICETREE
87 string
88 default "soc/amd/cezanne/chipset.cb"
89
Felix Helddc2d3562020-12-02 14:38:53 +010090config EARLY_RESERVED_DRAM_BASE
91 hex
92 default 0x2000000
93 help
94 This variable defines the base address of the DRAM which is reserved
95 for usage by coreboot in early stages (i.e. before ramstage is up).
96 This memory gets reserved in BIOS tables to ensure that the OS does
97 not use it, thus preventing corruption of OS memory in case of S3
98 resume.
99
100config EARLYRAM_BSP_STACK_SIZE
101 hex
102 default 0x1000
103
104config PSP_APOB_DRAM_ADDRESS
105 hex
106 default 0x2001000
107 help
108 Location in DRAM where the PSP will copy the AGESA PSP Output
109 Block.
110
Kangheui Won66c5f252021-04-20 17:30:29 +1000111config PSP_SHAREDMEM_BASE
112 hex
113 default 0x2011000 if VBOOT
114 default 0x0
115 help
116 This variable defines the base address in DRAM memory where PSP copies
117 the vboot workbuf. This is used in the linker script to have a static
118 allocation for the buffer as well as for adding relevant entries in
119 the BIOS directory table for the PSP.
120
121config PSP_SHAREDMEM_SIZE
122 hex
123 default 0x8000 if VBOOT
124 default 0x0
125 help
126 Sets the maximum size for the PSP to pass the vboot workbuf and
127 any logs or timestamps back to coreboot. This will be copied
128 into main memory by the PSP and will be available when the x86 is
129 started. The workbuf's base depends on the address of the reset
130 vector.
131
Felix Helddc2d3562020-12-02 14:38:53 +0100132config PRERAM_CBMEM_CONSOLE_SIZE
133 hex
134 default 0x1600
135 help
136 Increase this value if preram cbmem console is getting truncated
137
Kangheui Won4020aa72021-05-20 09:56:39 +1000138config CBFS_MCACHE_SIZE
139 hex
140 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
141
Felix Helddc2d3562020-12-02 14:38:53 +0100142config C_ENV_BOOTBLOCK_SIZE
143 hex
144 default 0x10000
145 help
146 Sets the size of the bootblock stage that should be loaded in DRAM.
147 This variable controls the DRAM allocation size in linker script
148 for bootblock stage.
149
Felix Helddc2d3562020-12-02 14:38:53 +0100150config ROMSTAGE_ADDR
151 hex
152 default 0x2040000
153 help
154 Sets the address in DRAM where romstage should be loaded.
155
156config ROMSTAGE_SIZE
157 hex
158 default 0x80000
159 help
160 Sets the size of DRAM allocation for romstage in linker script.
161
162config FSP_M_ADDR
163 hex
164 default 0x20C0000
165 help
166 Sets the address in DRAM where FSP-M should be loaded. cbfstool
167 performs relocation of FSP-M to this address.
168
169config FSP_M_SIZE
170 hex
171 default 0x80000
172 help
173 Sets the size of DRAM allocation for FSP-M in linker script.
174
Felix Held8d0a6092021-01-14 01:40:50 +0100175config FSP_TEMP_RAM_SIZE
176 hex
177 default 0x40000
178 help
179 The amount of coreboot-allocated heap and stack usage by the FSP.
180
Raul E Rangel72616b32021-02-05 16:48:42 -0700181config VERSTAGE_ADDR
182 hex
183 depends on VBOOT_SEPARATE_VERSTAGE
184 default 0x2140000
185 help
186 Sets the address in DRAM where verstage should be loaded if running
187 as a separate stage on x86.
188
189config VERSTAGE_SIZE
190 hex
191 depends on VBOOT_SEPARATE_VERSTAGE
192 default 0x80000
193 help
194 Sets the size of DRAM allocation for verstage in linker script if
195 running as a separate stage on x86.
196
Felix Helddc2d3562020-12-02 14:38:53 +0100197config RAMBASE
198 hex
199 default 0x10000000
200
Raul E Rangel72616b32021-02-05 16:48:42 -0700201config RO_REGION_ONLY
202 string
203 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
204 default "apu/amdfw"
205
Felix Helddc2d3562020-12-02 14:38:53 +0100206config CPU_ADDR_BITS
207 int
208 default 48
209
210config MMCONF_BASE_ADDRESS
Felix Helddc2d3562020-12-02 14:38:53 +0100211 default 0xF8000000
212
213config MMCONF_BUS_NUMBER
Felix Helddc2d3562020-12-02 14:38:53 +0100214 default 64
215
Felix Held88615622021-01-19 23:51:45 +0100216config MAX_CPUS
217 int
218 default 16
Felix Heldb77387f2021-04-23 22:16:04 +0200219 help
220 Maximum number of threads the platform can have.
Felix Held88615622021-01-19 23:51:45 +0100221
Felix Held8a3d4d52021-01-13 03:06:21 +0100222config CONSOLE_UART_BASE_ADDRESS
223 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
224 hex
225 default 0xfedc9000 if UART_FOR_CONSOLE = 0
226 default 0xfedca000 if UART_FOR_CONSOLE = 1
227
Felix Heldee2a3652021-02-09 23:43:17 +0100228config SMM_TSEG_SIZE
229 hex
Felix Helde22eef72021-02-10 22:22:07 +0100230 default 0x800000 if HAVE_SMI_HANDLER
Felix Heldee2a3652021-02-09 23:43:17 +0100231 default 0x0
232
233config SMM_RESERVED_SIZE
234 hex
235 default 0x180000
236
237config SMM_MODULE_STACK_SIZE
238 hex
239 default 0x800
240
Felix Held90b07012021-04-15 20:23:56 +0200241config ACPI_BERT
242 bool "Build ACPI BERT Table"
243 default y
244 depends on HAVE_ACPI_TABLES
245 help
246 Report Machine Check errors identified in POST to the OS in an
247 ACPI Boot Error Record Table.
248
249config ACPI_BERT_SIZE
250 hex
251 default 0x4000 if ACPI_BERT
252 default 0x0
253 help
254 Specify the amount of DRAM reserved for gathering the data used to
255 generate the ACPI table.
256
Zheng Bao7b13e4e2021-03-16 16:13:56 +0800257config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
258 int
259 default 150
260
Raul E Rangel95b3dc32021-03-24 16:53:37 -0600261config DISABLE_SPI_FLASH_ROM_SHARING
262 def_bool n
263 help
264 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
265 which indicates a board level ROM transaction request. This
266 removes arbitration with board and assumes the chipset controls
267 the SPI flash bus entirely.
268
Felix Held27b295b2021-03-25 01:20:41 +0100269config DISABLE_KEYBOARD_RESET_PIN
270 bool
271 help
272 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
273 signal. When this pin is used as GPIO and the keyboard reset
274 functionality isn't disabled, configuring it as an output and driving
275 it as 0 will cause a reset.
276
Jason Glenesk79542fa2021-03-10 03:50:57 -0800277config ACPI_SSDT_PSD_INDEPENDENT
278 bool "Allow core p-state independent transitions"
279 default y
280 help
281 AMD recommends the ACPI _PSD object to be configured to cause
282 cores to transition between p-states independently. A vendor may
283 choose to generate _PSD object to allow cores to transition together.
284
Zheng Baof51738d2021-01-20 16:43:52 +0800285menu "PSP Configuration Options"
286
287config AMD_FWM_POSITION_INDEX
288 int "Firmware Directory Table location (0 to 5)"
289 range 0 5
290 default 0 if BOARD_ROMSIZE_KB_512
291 default 1 if BOARD_ROMSIZE_KB_1024
292 default 2 if BOARD_ROMSIZE_KB_2048
293 default 3 if BOARD_ROMSIZE_KB_4096
294 default 4 if BOARD_ROMSIZE_KB_8192
295 default 5 if BOARD_ROMSIZE_KB_16384
296 help
297 Typically this is calculated by the ROM size, but there may
298 be situations where you want to put the firmware directory
299 table in a different location.
300 0: 512 KB - 0xFFFA0000
301 1: 1 MB - 0xFFF20000
302 2: 2 MB - 0xFFE20000
303 3: 4 MB - 0xFFC20000
304 4: 8 MB - 0xFF820000
305 5: 16 MB - 0xFF020000
306
307comment "AMD Firmware Directory Table set to location for 512KB ROM"
308 depends on AMD_FWM_POSITION_INDEX = 0
309comment "AMD Firmware Directory Table set to location for 1MB ROM"
310 depends on AMD_FWM_POSITION_INDEX = 1
311comment "AMD Firmware Directory Table set to location for 2MB ROM"
312 depends on AMD_FWM_POSITION_INDEX = 2
313comment "AMD Firmware Directory Table set to location for 4MB ROM"
314 depends on AMD_FWM_POSITION_INDEX = 3
315comment "AMD Firmware Directory Table set to location for 8MB ROM"
316 depends on AMD_FWM_POSITION_INDEX = 4
317comment "AMD Firmware Directory Table set to location for 16MB ROM"
318 depends on AMD_FWM_POSITION_INDEX = 5
319
320config AMDFW_CONFIG_FILE
321 string
322 default "src/soc/amd/cezanne/fw.cfg"
323
Rob Barnese09b6812021-04-15 17:21:19 -0600324config PSP_DISABLE_POSTCODES
325 bool "Disable PSP post codes"
326 help
327 Disables the output of port80 post codes from PSP.
328
329config PSP_POSTCODES_ON_ESPI
330 bool "Use eSPI bus for PSP post codes"
331 default y
332 depends on !PSP_DISABLE_POSTCODES
333 help
334 Select to send PSP port80 post codes on eSPI bus.
335 If not selected, PSP port80 codes will be sent on LPC bus.
336
Zheng Baof51738d2021-01-20 16:43:52 +0800337config PSP_LOAD_MP2_FW
338 bool
339 default n
340 help
341 Include the MP2 firmwares and configuration into the PSP build.
342
343 If unsure, answer 'n'
344
Zheng Baof51738d2021-01-20 16:43:52 +0800345config PSP_UNLOCK_SECURE_DEBUG
346 bool "Unlock secure debug"
347 default y
348 help
349 Select this item to enable secure debug options in PSP.
350
Raul E Rangel97b8b172021-02-24 16:59:32 -0700351config HAVE_PSP_WHITELIST_FILE
352 bool "Include a debug whitelist file in PSP build"
353 default n
354 help
355 Support secured unlock prior to reset using a whitelisted
356 serial number. This feature requires a signed whitelist image
357 and bootloader from AMD.
358
359 If unsure, answer 'n'
360
361config PSP_WHITELIST_FILE
362 string "Debug whitelist file path"
363 depends on HAVE_PSP_WHITELIST_FILE
364 default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin"
365
Martin Rothfdad5ad2021-04-16 11:36:01 -0600366config PSP_SOFTFUSE_BITS
367 string "PSP Soft Fuse bits to enable"
368 default "28 6"
369 help
370 Space separated list of Soft Fuse bits to enable.
371 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
372 Bit 7: Disable PSP postcodes on Renoir and newer chips only
373 (Set by PSP_DISABLE_PORT80)
374 Bit 15: PSP post code destination: 0=LPC 1=eSPI
375 (Set by PSP_INITIALIZE_ESPI)
376 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
377
378 See #55758 (NDA) for additional bit definitions.
379
Kangheui Won66c5f252021-04-20 17:30:29 +1000380config PSP_VERSTAGE_FILE
381 string "Specify the PSP_verstage file path"
382 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600383 default "\$(obj)/psp_verstage.bin"
Kangheui Won66c5f252021-04-20 17:30:29 +1000384 help
385 Add psp_verstage file to the build & PSP Directory Table
386
387config PSP_VERSTAGE_SIGNING_TOKEN
388 string "Specify the PSP_verstage Signature Token file path"
389 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
390 default ""
391 help
392 Add psp_verstage signature token to the build & PSP Directory Table
393
Zheng Baof51738d2021-01-20 16:43:52 +0800394endmenu
395
Raul E Rangel06d1e4d2021-04-09 14:42:06 -0600396config VBOOT
397 select VBOOT_VBNV_CMOS
398 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
399
Kangheui Won66c5f252021-04-20 17:30:29 +1000400config VBOOT_STARTS_BEFORE_BOOTBLOCK
401 def_bool n
402 depends on VBOOT
403 select ARCH_VERSTAGE_ARMV7
404 help
405 Runs verstage on the PSP. Only available on
406 certain Chrome OS branded parts from AMD.
407
408config VBOOT_HASH_BLOCK_SIZE
409 hex
410 default 0x9000
411 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
412 help
413 Because the bulk of the time in psp_verstage to hash the RO cbfs is
414 spent in the overhead of doing svc calls, increasing the hash block
415 size significantly cuts the verstage hashing time as seen below.
416
417 4k takes 180ms
418 16k takes 44ms
419 32k takes 33.7ms
420 36k takes 32.5ms
421 There's actually still room for an even bigger stack, but we've
422 reached a point of diminishing returns.
423
424config CMOS_RECOVERY_BYTE
425 hex
426 default 0x51
427 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
428 help
429 If the workbuf is not passed from the PSP to coreboot, set the
430 recovery flag and reboot. The PSP will read this byte, mark the
431 recovery request in VBNV, and reset the system into recovery mode.
432
433 This is the byte before the default first byte used by VBNV
434 (0x26 + 0x0E - 1)
435
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000436if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
437
438config RWA_REGION_ONLY
439 string
440 default "apu/amdfw_a"
441 help
442 Add a space-delimited list of filenames that should only be in the
443 RW-A section.
444
445config RWB_REGION_ONLY
446 string
447 default "apu/amdfw_b"
448 help
449 Add a space-delimited list of filenames that should only be in the
450 RW-B section.
451
452endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
453
Felix Helddc2d3562020-12-02 14:38:53 +0100454endif # SOC_AMD_CEZANNE