blob: 487b9f5b79fbb373e2ba616b2591940c68e643af [file] [log] [blame]
Felix Helddc2d3562020-12-02 14:38:53 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3config SOC_AMD_CEZANNE
4 bool
5 help
6 AMD Cezanne support
7
8if SOC_AMD_CEZANNE
9
10config SOC_SPECIFIC_OPTIONS
11 def_bool y
Raul E Rangel24d024a2021-02-12 16:07:43 -070012 select ACPI_SOC_NVS
Felix Helddc2d3562020-12-02 14:38:53 +010013 select ARCH_BOOTBLOCK_X86_32
Kangheui Won66c5f252021-04-20 17:30:29 +100014 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010015 select ARCH_ROMSTAGE_X86_32
16 select ARCH_RAMSTAGE_X86_32
Angel Pons8e035e32021-06-22 12:58:20 +020017 select ARCH_X86
Raul E Rangel54616622021-02-05 17:29:12 -070018 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Mathew Kingc519bff2021-03-04 08:26:51 -070019 select DRIVERS_USB_ACPI
Zheng Bao7b13e4e2021-03-16 16:13:56 +080020 select DRIVERS_I2C_DESIGNWARE
Mathew Kingc519bff2021-03-04 08:26:51 -070021 select DRIVERS_USB_PCI_XHCI
Felix Heldc9634992021-01-26 21:35:39 +010022 select FSP_COMPRESS_FSP_M_LZMA
23 select FSP_COMPRESS_FSP_S_LZMA
Raul E Rangele925af22021-03-30 16:32:20 -060024 select GENERIC_GPIO_LIB
Felix Held86024952021-02-03 23:44:28 +010025 select HAVE_ACPI_TABLES
Felix Held44f41532020-12-09 02:01:16 +010026 select HAVE_CF9_RESET
Felix Held227c6492021-03-22 14:44:58 +010027 select HAVE_EM100_SUPPORT
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060028 select HAVE_FSP_GOP
Felix Heldee2a3652021-02-09 23:43:17 +010029 select HAVE_SMI_HANDLER
Felix Heldcb977342021-01-19 20:36:38 +010030 select IDT_IN_EVERY_STAGE
Felix Held4be064a2020-12-08 17:21:04 +010031 select IOAPIC
Felix Held7aacdd12021-02-10 23:27:47 +010032 select PARALLEL_MP_AP_WORK
Felix Held8d0a6092021-01-14 01:40:50 +010033 select PLATFORM_USES_FSP2_0
Raul E Rangel95b3dc32021-03-24 16:53:37 -060034 select PROVIDES_ROM_SHARING
Karthikeyan Ramasubramanian1140b7c2021-09-17 16:33:35 -060035 select PSP_VERSTAGE_CCP_DMA if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010036 select RESET_VECTOR_IN_RAM
Felix Held7cd81b92021-02-11 14:58:08 +010037 select RTC
Felix Helddc2d3562020-12-02 14:38:53 +010038 select SOC_AMD_COMMON
Karthikeyan Ramasubramanianfbb027e2021-04-23 11:48:06 -060039 select SOC_AMD_COMMON_BLOCK_ACP
Felix Heldbb4bee852021-02-10 16:53:53 +010040 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held64de2c12020-12-05 20:53:59 +010041 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Helddd882f32021-05-12 01:23:50 +020042 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Eric Lai65b0afe2021-04-09 11:50:48 +080043 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Glenesk8d354282021-07-20 05:21:54 -070044 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held62ef88f2020-12-08 23:18:19 +010045 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held9a6bc072021-03-05 00:14:08 +010046 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held07462ef2020-12-11 15:55:45 +010047 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Heldea32c522021-02-13 01:42:44 +010048 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060049 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Felix Held28e23532021-02-24 20:52:08 +010050 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Baob0f00ed2021-03-16 15:28:49 +080051 select SOC_AMD_COMMON_BLOCK_I2C
Raul E Rangel3acc5152021-06-09 13:36:10 -060052 select SOC_AMD_COMMON_BLOCK_IOMMU
Zheng Bao3da55692021-01-26 18:30:18 +080053 select SOC_AMD_COMMON_BLOCK_LPC
Raul E Rangel9942af22021-06-24 17:09:54 -060054 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
Felix Held1e1d4902021-07-14 00:05:39 +020055 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Helddc2d3562020-12-02 14:38:53 +010056 select SOC_AMD_COMMON_BLOCK_NONCAR
Raul E Rangela6529e72021-02-09 14:38:36 -070057 select SOC_AMD_COMMON_BLOCK_PCI
Felix Helddc2d3562020-12-02 14:38:53 +010058 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Raul E Rangele4f83172021-05-10 14:49:55 -060059 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Karthikeyan Ramasubramanianf62bbc82021-03-30 15:19:12 -060060 select SOC_AMD_COMMON_BLOCK_PM
Martin Roth31f7a722021-03-23 14:53:58 -060061 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held338d6702021-01-29 23:13:56 +010062 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Felix Held4be064a2020-12-08 17:21:04 +010063 select SOC_AMD_COMMON_BLOCK_SMBUS
Zheng Bao02a5ddd2020-12-15 22:16:51 +080064 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010065 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held7f3f52d2021-03-03 18:56:41 +010066 select SOC_AMD_COMMON_BLOCK_SMU
Raul E Rangel54616622021-02-05 17:29:12 -070067 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held65783fb2020-12-04 17:38:46 +010068 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held8a3d4d52021-01-13 03:06:21 +010069 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel35dc4b02021-02-12 16:04:27 -070070 select SOC_AMD_COMMON_BLOCK_UCODE
Nikolai Vyssotskicbc7c502021-04-28 18:24:28 -050071 select SOC_AMD_COMMON_FSP_DMI_TABLES
Raul E Rangelfd7ed872021-05-04 15:42:09 -060072 select SOC_AMD_COMMON_FSP_PCI
Felix Heldcc975c52021-01-23 00:18:08 +010073 select SSE2
Raul E Rangel61f441272021-06-25 11:24:38 -060074 select TIMER_QUEUE
Felix Held8d0a6092021-01-14 01:40:50 +010075 select UDK_2017_BINDING
Felix Heldf09221c2021-01-22 23:50:54 +010076 select X86_AMD_FIXED_MTRRS
Felix Held7aacdd12021-02-10 23:27:47 +010077 select X86_AMD_INIT_SIPI
Felix Helddc2d3562020-12-02 14:38:53 +010078
Angel Pons6f5a6582021-06-22 15:18:07 +020079config ARCH_ALL_STAGES_X86
80 default n
81
Raul E Rangel35dc4b02021-02-12 16:04:27 -070082config SOC_AMD_COMMON_BLOCK_UCODE_SIZE
83 default 5568
84
Furquan Shaikh696f4ea2021-01-08 11:48:52 -080085config CHIPSET_DEVICETREE
86 string
87 default "soc/amd/cezanne/chipset.cb"
88
Felix Helddc2d3562020-12-02 14:38:53 +010089config EARLY_RESERVED_DRAM_BASE
90 hex
91 default 0x2000000
92 help
93 This variable defines the base address of the DRAM which is reserved
94 for usage by coreboot in early stages (i.e. before ramstage is up).
95 This memory gets reserved in BIOS tables to ensure that the OS does
96 not use it, thus preventing corruption of OS memory in case of S3
97 resume.
98
99config EARLYRAM_BSP_STACK_SIZE
100 hex
101 default 0x1000
102
103config PSP_APOB_DRAM_ADDRESS
104 hex
105 default 0x2001000
106 help
107 Location in DRAM where the PSP will copy the AGESA PSP Output
108 Block.
109
Kangheui Won66c5f252021-04-20 17:30:29 +1000110config PSP_SHAREDMEM_BASE
111 hex
112 default 0x2011000 if VBOOT
113 default 0x0
114 help
115 This variable defines the base address in DRAM memory where PSP copies
116 the vboot workbuf. This is used in the linker script to have a static
117 allocation for the buffer as well as for adding relevant entries in
118 the BIOS directory table for the PSP.
119
120config PSP_SHAREDMEM_SIZE
121 hex
122 default 0x8000 if VBOOT
123 default 0x0
124 help
125 Sets the maximum size for the PSP to pass the vboot workbuf and
126 any logs or timestamps back to coreboot. This will be copied
127 into main memory by the PSP and will be available when the x86 is
128 started. The workbuf's base depends on the address of the reset
129 vector.
130
Felix Helddc2d3562020-12-02 14:38:53 +0100131config PRERAM_CBMEM_CONSOLE_SIZE
132 hex
133 default 0x1600
134 help
135 Increase this value if preram cbmem console is getting truncated
136
Kangheui Won4020aa72021-05-20 09:56:39 +1000137config CBFS_MCACHE_SIZE
138 hex
139 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
140
Felix Helddc2d3562020-12-02 14:38:53 +0100141config C_ENV_BOOTBLOCK_SIZE
142 hex
143 default 0x10000
144 help
145 Sets the size of the bootblock stage that should be loaded in DRAM.
146 This variable controls the DRAM allocation size in linker script
147 for bootblock stage.
148
Felix Helddc2d3562020-12-02 14:38:53 +0100149config ROMSTAGE_ADDR
150 hex
151 default 0x2040000
152 help
153 Sets the address in DRAM where romstage should be loaded.
154
155config ROMSTAGE_SIZE
156 hex
157 default 0x80000
158 help
159 Sets the size of DRAM allocation for romstage in linker script.
160
161config FSP_M_ADDR
162 hex
163 default 0x20C0000
164 help
165 Sets the address in DRAM where FSP-M should be loaded. cbfstool
166 performs relocation of FSP-M to this address.
167
168config FSP_M_SIZE
169 hex
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600170 default 0xC0000
Felix Helddc2d3562020-12-02 14:38:53 +0100171 help
172 Sets the size of DRAM allocation for FSP-M in linker script.
173
Felix Held8d0a6092021-01-14 01:40:50 +0100174config FSP_TEMP_RAM_SIZE
175 hex
176 default 0x40000
177 help
178 The amount of coreboot-allocated heap and stack usage by the FSP.
179
Raul E Rangel72616b32021-02-05 16:48:42 -0700180config VERSTAGE_ADDR
181 hex
182 depends on VBOOT_SEPARATE_VERSTAGE
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600183 default 0x2180000
Raul E Rangel72616b32021-02-05 16:48:42 -0700184 help
185 Sets the address in DRAM where verstage should be loaded if running
186 as a separate stage on x86.
187
188config VERSTAGE_SIZE
189 hex
190 depends on VBOOT_SEPARATE_VERSTAGE
191 default 0x80000
192 help
193 Sets the size of DRAM allocation for verstage in linker script if
194 running as a separate stage on x86.
195
Felix Helddc2d3562020-12-02 14:38:53 +0100196config RAMBASE
197 hex
198 default 0x10000000
199
Raul E Rangel72616b32021-02-05 16:48:42 -0700200config RO_REGION_ONLY
201 string
202 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
203 default "apu/amdfw"
204
Felix Helddc2d3562020-12-02 14:38:53 +0100205config CPU_ADDR_BITS
206 int
207 default 48
208
209config MMCONF_BASE_ADDRESS
Felix Helddc2d3562020-12-02 14:38:53 +0100210 default 0xF8000000
211
212config MMCONF_BUS_NUMBER
Felix Helddc2d3562020-12-02 14:38:53 +0100213 default 64
214
Felix Held88615622021-01-19 23:51:45 +0100215config MAX_CPUS
216 int
217 default 16
Felix Heldb77387f2021-04-23 22:16:04 +0200218 help
219 Maximum number of threads the platform can have.
Felix Held88615622021-01-19 23:51:45 +0100220
Felix Held8a3d4d52021-01-13 03:06:21 +0100221config CONSOLE_UART_BASE_ADDRESS
222 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
223 hex
224 default 0xfedc9000 if UART_FOR_CONSOLE = 0
225 default 0xfedca000 if UART_FOR_CONSOLE = 1
226
Felix Heldee2a3652021-02-09 23:43:17 +0100227config SMM_TSEG_SIZE
228 hex
Felix Helde22eef72021-02-10 22:22:07 +0100229 default 0x800000 if HAVE_SMI_HANDLER
Felix Heldee2a3652021-02-09 23:43:17 +0100230 default 0x0
231
232config SMM_RESERVED_SIZE
233 hex
234 default 0x180000
235
236config SMM_MODULE_STACK_SIZE
237 hex
238 default 0x800
239
Felix Held90b07012021-04-15 20:23:56 +0200240config ACPI_BERT
241 bool "Build ACPI BERT Table"
242 default y
243 depends on HAVE_ACPI_TABLES
244 help
245 Report Machine Check errors identified in POST to the OS in an
246 ACPI Boot Error Record Table.
247
248config ACPI_BERT_SIZE
249 hex
250 default 0x4000 if ACPI_BERT
251 default 0x0
252 help
253 Specify the amount of DRAM reserved for gathering the data used to
254 generate the ACPI table.
255
Zheng Bao7b13e4e2021-03-16 16:13:56 +0800256config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
257 int
258 default 150
259
Raul E Rangel95b3dc32021-03-24 16:53:37 -0600260config DISABLE_SPI_FLASH_ROM_SHARING
261 def_bool n
262 help
263 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
264 which indicates a board level ROM transaction request. This
265 removes arbitration with board and assumes the chipset controls
266 the SPI flash bus entirely.
267
Felix Held27b295b2021-03-25 01:20:41 +0100268config DISABLE_KEYBOARD_RESET_PIN
269 bool
270 help
271 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
272 signal. When this pin is used as GPIO and the keyboard reset
273 functionality isn't disabled, configuring it as an output and driving
274 it as 0 will cause a reset.
275
Jason Glenesk79542fa2021-03-10 03:50:57 -0800276config ACPI_SSDT_PSD_INDEPENDENT
277 bool "Allow core p-state independent transitions"
278 default y
279 help
280 AMD recommends the ACPI _PSD object to be configured to cause
281 cores to transition between p-states independently. A vendor may
282 choose to generate _PSD object to allow cores to transition together.
283
Zheng Baof51738d2021-01-20 16:43:52 +0800284menu "PSP Configuration Options"
285
286config AMD_FWM_POSITION_INDEX
287 int "Firmware Directory Table location (0 to 5)"
288 range 0 5
289 default 0 if BOARD_ROMSIZE_KB_512
290 default 1 if BOARD_ROMSIZE_KB_1024
291 default 2 if BOARD_ROMSIZE_KB_2048
292 default 3 if BOARD_ROMSIZE_KB_4096
293 default 4 if BOARD_ROMSIZE_KB_8192
294 default 5 if BOARD_ROMSIZE_KB_16384
295 help
296 Typically this is calculated by the ROM size, but there may
297 be situations where you want to put the firmware directory
298 table in a different location.
299 0: 512 KB - 0xFFFA0000
300 1: 1 MB - 0xFFF20000
301 2: 2 MB - 0xFFE20000
302 3: 4 MB - 0xFFC20000
303 4: 8 MB - 0xFF820000
304 5: 16 MB - 0xFF020000
305
306comment "AMD Firmware Directory Table set to location for 512KB ROM"
307 depends on AMD_FWM_POSITION_INDEX = 0
308comment "AMD Firmware Directory Table set to location for 1MB ROM"
309 depends on AMD_FWM_POSITION_INDEX = 1
310comment "AMD Firmware Directory Table set to location for 2MB ROM"
311 depends on AMD_FWM_POSITION_INDEX = 2
312comment "AMD Firmware Directory Table set to location for 4MB ROM"
313 depends on AMD_FWM_POSITION_INDEX = 3
314comment "AMD Firmware Directory Table set to location for 8MB ROM"
315 depends on AMD_FWM_POSITION_INDEX = 4
316comment "AMD Firmware Directory Table set to location for 16MB ROM"
317 depends on AMD_FWM_POSITION_INDEX = 5
318
319config AMDFW_CONFIG_FILE
320 string
321 default "src/soc/amd/cezanne/fw.cfg"
322
Rob Barnese09b6812021-04-15 17:21:19 -0600323config PSP_DISABLE_POSTCODES
324 bool "Disable PSP post codes"
325 help
326 Disables the output of port80 post codes from PSP.
327
328config PSP_POSTCODES_ON_ESPI
329 bool "Use eSPI bus for PSP post codes"
330 default y
331 depends on !PSP_DISABLE_POSTCODES
332 help
333 Select to send PSP port80 post codes on eSPI bus.
334 If not selected, PSP port80 codes will be sent on LPC bus.
335
Zheng Baof51738d2021-01-20 16:43:52 +0800336config PSP_LOAD_MP2_FW
337 bool
338 default n
339 help
340 Include the MP2 firmwares and configuration into the PSP build.
341
342 If unsure, answer 'n'
343
Zheng Baof51738d2021-01-20 16:43:52 +0800344config PSP_UNLOCK_SECURE_DEBUG
345 bool "Unlock secure debug"
346 default y
347 help
348 Select this item to enable secure debug options in PSP.
349
Raul E Rangel97b8b172021-02-24 16:59:32 -0700350config HAVE_PSP_WHITELIST_FILE
351 bool "Include a debug whitelist file in PSP build"
352 default n
353 help
354 Support secured unlock prior to reset using a whitelisted
355 serial number. This feature requires a signed whitelist image
356 and bootloader from AMD.
357
358 If unsure, answer 'n'
359
360config PSP_WHITELIST_FILE
361 string "Debug whitelist file path"
362 depends on HAVE_PSP_WHITELIST_FILE
363 default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin"
364
Martin Rothfdad5ad2021-04-16 11:36:01 -0600365config PSP_SOFTFUSE_BITS
366 string "PSP Soft Fuse bits to enable"
367 default "28 6"
368 help
369 Space separated list of Soft Fuse bits to enable.
370 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
371 Bit 7: Disable PSP postcodes on Renoir and newer chips only
372 (Set by PSP_DISABLE_PORT80)
373 Bit 15: PSP post code destination: 0=LPC 1=eSPI
374 (Set by PSP_INITIALIZE_ESPI)
375 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
376
377 See #55758 (NDA) for additional bit definitions.
378
Kangheui Won66c5f252021-04-20 17:30:29 +1000379config PSP_VERSTAGE_FILE
380 string "Specify the PSP_verstage file path"
381 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600382 default "\$(obj)/psp_verstage.bin"
Kangheui Won66c5f252021-04-20 17:30:29 +1000383 help
384 Add psp_verstage file to the build & PSP Directory Table
385
386config PSP_VERSTAGE_SIGNING_TOKEN
387 string "Specify the PSP_verstage Signature Token file path"
388 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
389 default ""
390 help
391 Add psp_verstage signature token to the build & PSP Directory Table
392
Zheng Baof51738d2021-01-20 16:43:52 +0800393endmenu
394
Raul E Rangel06d1e4d2021-04-09 14:42:06 -0600395config VBOOT
396 select VBOOT_VBNV_CMOS
397 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
398
Kangheui Won66c5f252021-04-20 17:30:29 +1000399config VBOOT_STARTS_BEFORE_BOOTBLOCK
400 def_bool n
401 depends on VBOOT
402 select ARCH_VERSTAGE_ARMV7
403 help
404 Runs verstage on the PSP. Only available on
405 certain Chrome OS branded parts from AMD.
406
407config VBOOT_HASH_BLOCK_SIZE
408 hex
409 default 0x9000
410 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
411 help
412 Because the bulk of the time in psp_verstage to hash the RO cbfs is
413 spent in the overhead of doing svc calls, increasing the hash block
414 size significantly cuts the verstage hashing time as seen below.
415
416 4k takes 180ms
417 16k takes 44ms
418 32k takes 33.7ms
419 36k takes 32.5ms
420 There's actually still room for an even bigger stack, but we've
421 reached a point of diminishing returns.
422
423config CMOS_RECOVERY_BYTE
424 hex
425 default 0x51
426 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
427 help
428 If the workbuf is not passed from the PSP to coreboot, set the
429 recovery flag and reboot. The PSP will read this byte, mark the
430 recovery request in VBNV, and reset the system into recovery mode.
431
432 This is the byte before the default first byte used by VBNV
433 (0x26 + 0x0E - 1)
434
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000435if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
436
437config RWA_REGION_ONLY
438 string
439 default "apu/amdfw_a"
440 help
441 Add a space-delimited list of filenames that should only be in the
442 RW-A section.
443
444config RWB_REGION_ONLY
445 string
446 default "apu/amdfw_b"
447 help
448 Add a space-delimited list of filenames that should only be in the
449 RW-B section.
450
451endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
452
Felix Helddc2d3562020-12-02 14:38:53 +0100453endif # SOC_AMD_CEZANNE