blob: 3fb5085c3b203f33d715a964d112b76ff4486dad [file] [log] [blame]
Felix Helddc2d3562020-12-02 14:38:53 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3config SOC_AMD_CEZANNE
4 bool
5 help
6 AMD Cezanne support
7
8if SOC_AMD_CEZANNE
9
10config SOC_SPECIFIC_OPTIONS
11 def_bool y
Raul E Rangel24d024a2021-02-12 16:07:43 -070012 select ACPI_SOC_NVS
Felix Helddc2d3562020-12-02 14:38:53 +010013 select ARCH_BOOTBLOCK_X86_32
Kangheui Won66c5f252021-04-20 17:30:29 +100014 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010015 select ARCH_ROMSTAGE_X86_32
16 select ARCH_RAMSTAGE_X86_32
Angel Pons8e035e32021-06-22 12:58:20 +020017 select ARCH_X86
Raul E Rangel54616622021-02-05 17:29:12 -070018 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Raul E Rangel968f1402021-08-18 11:06:57 -060019 select CPU_INFO_V2
Mathew Kingc519bff2021-03-04 08:26:51 -070020 select DRIVERS_USB_ACPI
Zheng Bao7b13e4e2021-03-16 16:13:56 +080021 select DRIVERS_I2C_DESIGNWARE
Mathew Kingc519bff2021-03-04 08:26:51 -070022 select DRIVERS_USB_PCI_XHCI
Raul E Rangel2bcf99f2021-11-08 16:58:26 -070023 select FSP_COMPRESS_FSP_M_LZMA if !ASYNC_FILE_LOADING
24 select FSP_COMPRESS_FSP_M_LZ4 if ASYNC_FILE_LOADING
Raul E Rangeldc63bbd2021-11-08 14:10:45 -070025 select FSP_COMPRESS_FSP_S_LZ4
Raul E Rangele925af22021-03-30 16:32:20 -060026 select GENERIC_GPIO_LIB
Felix Held86024952021-02-03 23:44:28 +010027 select HAVE_ACPI_TABLES
Felix Held44f41532020-12-09 02:01:16 +010028 select HAVE_CF9_RESET
Felix Held227c6492021-03-22 14:44:58 +010029 select HAVE_EM100_SUPPORT
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060030 select HAVE_FSP_GOP
Felix Heldee2a3652021-02-09 23:43:17 +010031 select HAVE_SMI_HANDLER
Felix Heldcb977342021-01-19 20:36:38 +010032 select IDT_IN_EVERY_STAGE
Felix Held7aacdd12021-02-10 23:27:47 +010033 select PARALLEL_MP_AP_WORK
Felix Held8d0a6092021-01-14 01:40:50 +010034 select PLATFORM_USES_FSP2_0
Raul E Rangel95b3dc32021-03-24 16:53:37 -060035 select PROVIDES_ROM_SHARING
Karthikeyan Ramasubramanian1140b7c2021-09-17 16:33:35 -060036 select PSP_VERSTAGE_CCP_DMA if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010037 select RESET_VECTOR_IN_RAM
Felix Held7cd81b92021-02-11 14:58:08 +010038 select RTC
Felix Helddc2d3562020-12-02 14:38:53 +010039 select SOC_AMD_COMMON
Karthikeyan Ramasubramanianfbb027e2021-04-23 11:48:06 -060040 select SOC_AMD_COMMON_BLOCK_ACP
Felix Heldbb4bee852021-02-10 16:53:53 +010041 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held64de2c12020-12-05 20:53:59 +010042 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Helddd882f32021-05-12 01:23:50 +020043 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Eric Lai65b0afe2021-04-09 11:50:48 +080044 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Glenesk8d354282021-07-20 05:21:54 -070045 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held62ef88f2020-12-08 23:18:19 +010046 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held9a6bc072021-03-05 00:14:08 +010047 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held07462ef2020-12-11 15:55:45 +010048 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Heldea32c522021-02-13 01:42:44 +010049 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060050 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Felix Held28e23532021-02-24 20:52:08 +010051 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Baob0f00ed2021-03-16 15:28:49 +080052 select SOC_AMD_COMMON_BLOCK_I2C
Raul E Rangel3acc5152021-06-09 13:36:10 -060053 select SOC_AMD_COMMON_BLOCK_IOMMU
Zheng Bao3da55692021-01-26 18:30:18 +080054 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020055 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Helddc2d3562020-12-02 14:38:53 +010056 select SOC_AMD_COMMON_BLOCK_NONCAR
Raul E Rangela6529e72021-02-09 14:38:36 -070057 select SOC_AMD_COMMON_BLOCK_PCI
Felix Helddc2d3562020-12-02 14:38:53 +010058 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Raul E Rangele4f83172021-05-10 14:49:55 -060059 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Karthikeyan Ramasubramanianf62bbc82021-03-30 15:19:12 -060060 select SOC_AMD_COMMON_BLOCK_PM
Martin Roth31f7a722021-03-23 14:53:58 -060061 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held338d6702021-01-29 23:13:56 +010062 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Felix Held4be064a2020-12-08 17:21:04 +010063 select SOC_AMD_COMMON_BLOCK_SMBUS
Zheng Bao02a5ddd2020-12-15 22:16:51 +080064 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010065 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held7f3f52d2021-03-03 18:56:41 +010066 select SOC_AMD_COMMON_BLOCK_SMU
Raul E Rangel54616622021-02-05 17:29:12 -070067 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held65783fb2020-12-04 17:38:46 +010068 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held8a3d4d52021-01-13 03:06:21 +010069 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel35dc4b02021-02-12 16:04:27 -070070 select SOC_AMD_COMMON_BLOCK_UCODE
Nikolai Vyssotskicbc7c502021-04-28 18:24:28 -050071 select SOC_AMD_COMMON_FSP_DMI_TABLES
Raul E Rangelfd7ed872021-05-04 15:42:09 -060072 select SOC_AMD_COMMON_FSP_PCI
Felix Heldcc975c52021-01-23 00:18:08 +010073 select SSE2
Felix Held8d0a6092021-01-14 01:40:50 +010074 select UDK_2017_BINDING
Felix Heldf09221c2021-01-22 23:50:54 +010075 select X86_AMD_FIXED_MTRRS
Felix Held7aacdd12021-02-10 23:27:47 +010076 select X86_AMD_INIT_SIPI
Felix Helddc2d3562020-12-02 14:38:53 +010077
Angel Pons6f5a6582021-06-22 15:18:07 +020078config ARCH_ALL_STAGES_X86
79 default n
80
Raul E Rangel35dc4b02021-02-12 16:04:27 -070081config SOC_AMD_COMMON_BLOCK_UCODE_SIZE
82 default 5568
83
Furquan Shaikh696f4ea2021-01-08 11:48:52 -080084config CHIPSET_DEVICETREE
85 string
86 default "soc/amd/cezanne/chipset.cb"
87
Felix Helddc2d3562020-12-02 14:38:53 +010088config EARLY_RESERVED_DRAM_BASE
89 hex
90 default 0x2000000
91 help
92 This variable defines the base address of the DRAM which is reserved
93 for usage by coreboot in early stages (i.e. before ramstage is up).
94 This memory gets reserved in BIOS tables to ensure that the OS does
95 not use it, thus preventing corruption of OS memory in case of S3
96 resume.
97
98config EARLYRAM_BSP_STACK_SIZE
99 hex
100 default 0x1000
101
102config PSP_APOB_DRAM_ADDRESS
103 hex
104 default 0x2001000
105 help
106 Location in DRAM where the PSP will copy the AGESA PSP Output
107 Block.
108
Kangheui Won66c5f252021-04-20 17:30:29 +1000109config PSP_SHAREDMEM_BASE
110 hex
111 default 0x2011000 if VBOOT
112 default 0x0
113 help
114 This variable defines the base address in DRAM memory where PSP copies
115 the vboot workbuf. This is used in the linker script to have a static
116 allocation for the buffer as well as for adding relevant entries in
117 the BIOS directory table for the PSP.
118
119config PSP_SHAREDMEM_SIZE
120 hex
121 default 0x8000 if VBOOT
122 default 0x0
123 help
124 Sets the maximum size for the PSP to pass the vboot workbuf and
125 any logs or timestamps back to coreboot. This will be copied
126 into main memory by the PSP and will be available when the x86 is
127 started. The workbuf's base depends on the address of the reset
128 vector.
129
Felix Helddc2d3562020-12-02 14:38:53 +0100130config PRERAM_CBMEM_CONSOLE_SIZE
131 hex
132 default 0x1600
133 help
134 Increase this value if preram cbmem console is getting truncated
135
Kangheui Won4020aa72021-05-20 09:56:39 +1000136config CBFS_MCACHE_SIZE
137 hex
138 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
139
Felix Helddc2d3562020-12-02 14:38:53 +0100140config C_ENV_BOOTBLOCK_SIZE
141 hex
142 default 0x10000
143 help
144 Sets the size of the bootblock stage that should be loaded in DRAM.
145 This variable controls the DRAM allocation size in linker script
146 for bootblock stage.
147
Felix Helddc2d3562020-12-02 14:38:53 +0100148config ROMSTAGE_ADDR
149 hex
150 default 0x2040000
151 help
152 Sets the address in DRAM where romstage should be loaded.
153
154config ROMSTAGE_SIZE
155 hex
156 default 0x80000
157 help
158 Sets the size of DRAM allocation for romstage in linker script.
159
160config FSP_M_ADDR
161 hex
162 default 0x20C0000
163 help
164 Sets the address in DRAM where FSP-M should be loaded. cbfstool
165 performs relocation of FSP-M to this address.
166
167config FSP_M_SIZE
168 hex
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600169 default 0xC0000
Felix Helddc2d3562020-12-02 14:38:53 +0100170 help
171 Sets the size of DRAM allocation for FSP-M in linker script.
172
Felix Held8d0a6092021-01-14 01:40:50 +0100173config FSP_TEMP_RAM_SIZE
174 hex
175 default 0x40000
176 help
177 The amount of coreboot-allocated heap and stack usage by the FSP.
178
Raul E Rangel72616b32021-02-05 16:48:42 -0700179config VERSTAGE_ADDR
180 hex
181 depends on VBOOT_SEPARATE_VERSTAGE
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600182 default 0x2180000
Raul E Rangel72616b32021-02-05 16:48:42 -0700183 help
184 Sets the address in DRAM where verstage should be loaded if running
185 as a separate stage on x86.
186
187config VERSTAGE_SIZE
188 hex
189 depends on VBOOT_SEPARATE_VERSTAGE
190 default 0x80000
191 help
192 Sets the size of DRAM allocation for verstage in linker script if
193 running as a separate stage on x86.
194
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600195config ASYNC_FILE_LOADING
196 bool "Loads files from SPI asynchronously"
197 select COOP_MULTITASKING
198 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
Raul E Rangeldcd81142021-11-02 11:51:48 -0600199 select CBFS_PRELOAD
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600200 select PAYLOAD_PRELOAD
201 help
202 When enabled, the platform will use the LPC SPI DMA controller to
203 asynchronously load contents from the SPI ROM. This will improve
204 boot time because the CPUs can be performing useful work while the
205 SPI contents are being preloaded.
206
Raul E Rangeldcd81142021-11-02 11:51:48 -0600207config CBFS_CACHE_SIZE
208 hex
209 default 0x40000 if CBFS_PRELOAD
210
Felix Helddc2d3562020-12-02 14:38:53 +0100211config RAMBASE
212 hex
213 default 0x10000000
214
Raul E Rangel72616b32021-02-05 16:48:42 -0700215config RO_REGION_ONLY
216 string
217 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
218 default "apu/amdfw"
219
Shelley Chen4e9bb332021-10-20 15:43:45 -0700220config ECAM_MMCONF_BASE_ADDRESS
Felix Helddc2d3562020-12-02 14:38:53 +0100221 default 0xF8000000
222
Shelley Chen4e9bb332021-10-20 15:43:45 -0700223config ECAM_MMCONF_BUS_NUMBER
Felix Helddc2d3562020-12-02 14:38:53 +0100224 default 64
225
Felix Held88615622021-01-19 23:51:45 +0100226config MAX_CPUS
227 int
228 default 16
Felix Heldb77387f2021-04-23 22:16:04 +0200229 help
230 Maximum number of threads the platform can have.
Felix Held88615622021-01-19 23:51:45 +0100231
Felix Held8a3d4d52021-01-13 03:06:21 +0100232config CONSOLE_UART_BASE_ADDRESS
233 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
234 hex
235 default 0xfedc9000 if UART_FOR_CONSOLE = 0
236 default 0xfedca000 if UART_FOR_CONSOLE = 1
237
Felix Heldee2a3652021-02-09 23:43:17 +0100238config SMM_TSEG_SIZE
239 hex
Felix Helde22eef72021-02-10 22:22:07 +0100240 default 0x800000 if HAVE_SMI_HANDLER
Felix Heldee2a3652021-02-09 23:43:17 +0100241 default 0x0
242
243config SMM_RESERVED_SIZE
244 hex
245 default 0x180000
246
247config SMM_MODULE_STACK_SIZE
248 hex
249 default 0x800
250
Felix Held90b07012021-04-15 20:23:56 +0200251config ACPI_BERT
252 bool "Build ACPI BERT Table"
253 default y
254 depends on HAVE_ACPI_TABLES
255 help
256 Report Machine Check errors identified in POST to the OS in an
257 ACPI Boot Error Record Table.
258
259config ACPI_BERT_SIZE
260 hex
261 default 0x4000 if ACPI_BERT
262 default 0x0
263 help
264 Specify the amount of DRAM reserved for gathering the data used to
265 generate the ACPI table.
266
Zheng Bao7b13e4e2021-03-16 16:13:56 +0800267config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
268 int
269 default 150
270
Raul E Rangel95b3dc32021-03-24 16:53:37 -0600271config DISABLE_SPI_FLASH_ROM_SHARING
272 def_bool n
273 help
274 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
275 which indicates a board level ROM transaction request. This
276 removes arbitration with board and assumes the chipset controls
277 the SPI flash bus entirely.
278
Felix Held27b295b2021-03-25 01:20:41 +0100279config DISABLE_KEYBOARD_RESET_PIN
280 bool
281 help
282 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
283 signal. When this pin is used as GPIO and the keyboard reset
284 functionality isn't disabled, configuring it as an output and driving
285 it as 0 will cause a reset.
286
Jason Glenesk79542fa2021-03-10 03:50:57 -0800287config ACPI_SSDT_PSD_INDEPENDENT
288 bool "Allow core p-state independent transitions"
289 default y
290 help
291 AMD recommends the ACPI _PSD object to be configured to cause
292 cores to transition between p-states independently. A vendor may
293 choose to generate _PSD object to allow cores to transition together.
294
Zheng Baof51738d2021-01-20 16:43:52 +0800295menu "PSP Configuration Options"
296
297config AMD_FWM_POSITION_INDEX
298 int "Firmware Directory Table location (0 to 5)"
299 range 0 5
300 default 0 if BOARD_ROMSIZE_KB_512
301 default 1 if BOARD_ROMSIZE_KB_1024
302 default 2 if BOARD_ROMSIZE_KB_2048
303 default 3 if BOARD_ROMSIZE_KB_4096
304 default 4 if BOARD_ROMSIZE_KB_8192
305 default 5 if BOARD_ROMSIZE_KB_16384
306 help
307 Typically this is calculated by the ROM size, but there may
308 be situations where you want to put the firmware directory
309 table in a different location.
310 0: 512 KB - 0xFFFA0000
311 1: 1 MB - 0xFFF20000
312 2: 2 MB - 0xFFE20000
313 3: 4 MB - 0xFFC20000
314 4: 8 MB - 0xFF820000
315 5: 16 MB - 0xFF020000
316
317comment "AMD Firmware Directory Table set to location for 512KB ROM"
318 depends on AMD_FWM_POSITION_INDEX = 0
319comment "AMD Firmware Directory Table set to location for 1MB ROM"
320 depends on AMD_FWM_POSITION_INDEX = 1
321comment "AMD Firmware Directory Table set to location for 2MB ROM"
322 depends on AMD_FWM_POSITION_INDEX = 2
323comment "AMD Firmware Directory Table set to location for 4MB ROM"
324 depends on AMD_FWM_POSITION_INDEX = 3
325comment "AMD Firmware Directory Table set to location for 8MB ROM"
326 depends on AMD_FWM_POSITION_INDEX = 4
327comment "AMD Firmware Directory Table set to location for 16MB ROM"
328 depends on AMD_FWM_POSITION_INDEX = 5
329
330config AMDFW_CONFIG_FILE
331 string
332 default "src/soc/amd/cezanne/fw.cfg"
333
Rob Barnese09b6812021-04-15 17:21:19 -0600334config PSP_DISABLE_POSTCODES
335 bool "Disable PSP post codes"
336 help
337 Disables the output of port80 post codes from PSP.
338
339config PSP_POSTCODES_ON_ESPI
340 bool "Use eSPI bus for PSP post codes"
341 default y
342 depends on !PSP_DISABLE_POSTCODES
343 help
344 Select to send PSP port80 post codes on eSPI bus.
345 If not selected, PSP port80 codes will be sent on LPC bus.
346
Zheng Baof51738d2021-01-20 16:43:52 +0800347config PSP_LOAD_MP2_FW
348 bool
349 default n
350 help
351 Include the MP2 firmwares and configuration into the PSP build.
352
353 If unsure, answer 'n'
354
Zheng Baof51738d2021-01-20 16:43:52 +0800355config PSP_UNLOCK_SECURE_DEBUG
356 bool "Unlock secure debug"
357 default y
358 help
359 Select this item to enable secure debug options in PSP.
360
Raul E Rangel97b8b172021-02-24 16:59:32 -0700361config HAVE_PSP_WHITELIST_FILE
362 bool "Include a debug whitelist file in PSP build"
363 default n
364 help
365 Support secured unlock prior to reset using a whitelisted
366 serial number. This feature requires a signed whitelist image
367 and bootloader from AMD.
368
369 If unsure, answer 'n'
370
371config PSP_WHITELIST_FILE
372 string "Debug whitelist file path"
373 depends on HAVE_PSP_WHITELIST_FILE
374 default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin"
375
Martin Rothfdad5ad2021-04-16 11:36:01 -0600376config PSP_SOFTFUSE_BITS
377 string "PSP Soft Fuse bits to enable"
378 default "28 6"
379 help
380 Space separated list of Soft Fuse bits to enable.
381 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
382 Bit 7: Disable PSP postcodes on Renoir and newer chips only
383 (Set by PSP_DISABLE_PORT80)
384 Bit 15: PSP post code destination: 0=LPC 1=eSPI
385 (Set by PSP_INITIALIZE_ESPI)
386 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
387
388 See #55758 (NDA) for additional bit definitions.
389
Kangheui Won66c5f252021-04-20 17:30:29 +1000390config PSP_VERSTAGE_FILE
391 string "Specify the PSP_verstage file path"
392 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600393 default "\$(obj)/psp_verstage.bin"
Kangheui Won66c5f252021-04-20 17:30:29 +1000394 help
395 Add psp_verstage file to the build & PSP Directory Table
396
397config PSP_VERSTAGE_SIGNING_TOKEN
398 string "Specify the PSP_verstage Signature Token file path"
399 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
400 default ""
401 help
402 Add psp_verstage signature token to the build & PSP Directory Table
403
Zheng Baof51738d2021-01-20 16:43:52 +0800404endmenu
405
Raul E Rangel06d1e4d2021-04-09 14:42:06 -0600406config VBOOT
407 select VBOOT_VBNV_CMOS
408 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
409
Kangheui Won66c5f252021-04-20 17:30:29 +1000410config VBOOT_STARTS_BEFORE_BOOTBLOCK
411 def_bool n
412 depends on VBOOT
413 select ARCH_VERSTAGE_ARMV7
414 help
415 Runs verstage on the PSP. Only available on
416 certain Chrome OS branded parts from AMD.
417
418config VBOOT_HASH_BLOCK_SIZE
419 hex
420 default 0x9000
421 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
422 help
423 Because the bulk of the time in psp_verstage to hash the RO cbfs is
424 spent in the overhead of doing svc calls, increasing the hash block
425 size significantly cuts the verstage hashing time as seen below.
426
427 4k takes 180ms
428 16k takes 44ms
429 32k takes 33.7ms
430 36k takes 32.5ms
431 There's actually still room for an even bigger stack, but we've
432 reached a point of diminishing returns.
433
434config CMOS_RECOVERY_BYTE
435 hex
436 default 0x51
437 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
438 help
439 If the workbuf is not passed from the PSP to coreboot, set the
440 recovery flag and reboot. The PSP will read this byte, mark the
441 recovery request in VBNV, and reset the system into recovery mode.
442
443 This is the byte before the default first byte used by VBNV
444 (0x26 + 0x0E - 1)
445
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000446if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
447
448config RWA_REGION_ONLY
449 string
450 default "apu/amdfw_a"
451 help
452 Add a space-delimited list of filenames that should only be in the
453 RW-A section.
454
455config RWB_REGION_ONLY
456 string
457 default "apu/amdfw_b"
458 help
459 Add a space-delimited list of filenames that should only be in the
460 RW-B section.
461
462endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
463
Felix Helddc2d3562020-12-02 14:38:53 +0100464endif # SOC_AMD_CEZANNE