blob: d3a28413a8fa881c913419dd7d193b7d7a2e570a [file] [log] [blame]
Felix Helddc2d3562020-12-02 14:38:53 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3config SOC_AMD_CEZANNE
4 bool
5 help
6 AMD Cezanne support
7
8if SOC_AMD_CEZANNE
9
10config SOC_SPECIFIC_OPTIONS
11 def_bool y
Raul E Rangel24d024a2021-02-12 16:07:43 -070012 select ACPI_SOC_NVS
Felix Helddc2d3562020-12-02 14:38:53 +010013 select ARCH_BOOTBLOCK_X86_32
Kangheui Won66c5f252021-04-20 17:30:29 +100014 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010015 select ARCH_ROMSTAGE_X86_32
16 select ARCH_RAMSTAGE_X86_32
Angel Pons8e035e32021-06-22 12:58:20 +020017 select ARCH_X86
Raul E Rangel54616622021-02-05 17:29:12 -070018 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Mathew Kingc519bff2021-03-04 08:26:51 -070019 select DRIVERS_USB_ACPI
20 select DRIVERS_USB_PCI_XHCI
Raul E Rangel2bcf99f2021-11-08 16:58:26 -070021 select FSP_COMPRESS_FSP_M_LZMA if !ASYNC_FILE_LOADING
22 select FSP_COMPRESS_FSP_M_LZ4 if ASYNC_FILE_LOADING
Raul E Rangeldc63bbd2021-11-08 14:10:45 -070023 select FSP_COMPRESS_FSP_S_LZ4
Raul E Rangele925af22021-03-30 16:32:20 -060024 select GENERIC_GPIO_LIB
Felix Held86024952021-02-03 23:44:28 +010025 select HAVE_ACPI_TABLES
Felix Held44f41532020-12-09 02:01:16 +010026 select HAVE_CF9_RESET
Felix Held227c6492021-03-22 14:44:58 +010027 select HAVE_EM100_SUPPORT
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060028 select HAVE_FSP_GOP
Felix Heldee2a3652021-02-09 23:43:17 +010029 select HAVE_SMI_HANDLER
Felix Heldcb977342021-01-19 20:36:38 +010030 select IDT_IN_EVERY_STAGE
Felix Held7aacdd12021-02-10 23:27:47 +010031 select PARALLEL_MP_AP_WORK
Felix Held8d0a6092021-01-14 01:40:50 +010032 select PLATFORM_USES_FSP2_0
Raul E Rangel95b3dc32021-03-24 16:53:37 -060033 select PROVIDES_ROM_SHARING
Karthikeyan Ramasubramanian1140b7c2021-09-17 16:33:35 -060034 select PSP_VERSTAGE_CCP_DMA if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010035 select RESET_VECTOR_IN_RAM
Felix Held7cd81b92021-02-11 14:58:08 +010036 select RTC
Felix Helddc2d3562020-12-02 14:38:53 +010037 select SOC_AMD_COMMON
Fred Reitberger6f0b5b32022-02-08 11:55:48 -050038 select SOC_AMD_COMMON_BLOCK_ACP_GEN1
Felix Heldbb4bee852021-02-10 16:53:53 +010039 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held64de2c12020-12-05 20:53:59 +010040 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Helddd882f32021-05-12 01:23:50 +020041 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Eric Lai65b0afe2021-04-09 11:50:48 +080042 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Glenesk8d354282021-07-20 05:21:54 -070043 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held62ef88f2020-12-08 23:18:19 +010044 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held9a6bc072021-03-05 00:14:08 +010045 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held07462ef2020-12-11 15:55:45 +010046 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Heldea32c522021-02-13 01:42:44 +010047 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060048 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Felix Held28e23532021-02-24 20:52:08 +010049 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Baob0f00ed2021-03-16 15:28:49 +080050 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held556d1cc2022-02-02 22:11:52 +010051 select SOC_AMD_COMMON_BLOCK_I2C_PAD_CTRL
Raul E Rangel3acc5152021-06-09 13:36:10 -060052 select SOC_AMD_COMMON_BLOCK_IOMMU
Zheng Bao3da55692021-01-26 18:30:18 +080053 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020054 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Helddc2d3562020-12-02 14:38:53 +010055 select SOC_AMD_COMMON_BLOCK_NONCAR
Raul E Rangela6529e72021-02-09 14:38:36 -070056 select SOC_AMD_COMMON_BLOCK_PCI
Felix Helddc2d3562020-12-02 14:38:53 +010057 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Raul E Rangele4f83172021-05-10 14:49:55 -060058 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Karthikeyan Ramasubramanianf62bbc82021-03-30 15:19:12 -060059 select SOC_AMD_COMMON_BLOCK_PM
Martin Roth31f7a722021-03-23 14:53:58 -060060 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held338d6702021-01-29 23:13:56 +010061 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Felix Held4be064a2020-12-08 17:21:04 +010062 select SOC_AMD_COMMON_BLOCK_SMBUS
Zheng Bao02a5ddd2020-12-15 22:16:51 +080063 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010064 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held7f3f52d2021-03-03 18:56:41 +010065 select SOC_AMD_COMMON_BLOCK_SMU
Raul E Rangel54616622021-02-05 17:29:12 -070066 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held65783fb2020-12-04 17:38:46 +010067 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held8a3d4d52021-01-13 03:06:21 +010068 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel35dc4b02021-02-12 16:04:27 -070069 select SOC_AMD_COMMON_BLOCK_UCODE
Nikolai Vyssotskicbc7c502021-04-28 18:24:28 -050070 select SOC_AMD_COMMON_FSP_DMI_TABLES
Raul E Rangelfd7ed872021-05-04 15:42:09 -060071 select SOC_AMD_COMMON_FSP_PCI
Felix Heldcc975c52021-01-23 00:18:08 +010072 select SSE2
Felix Held8d0a6092021-01-14 01:40:50 +010073 select UDK_2017_BINDING
Subrata Banik34f26b22022-02-10 12:38:02 +053074 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
75 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
76 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Karthikeyan Ramasubramanianbef5c402021-11-18 12:28:31 -070077 select VBOOT_DEFINE_WIDEVINE_COUNTERS if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Heldf09221c2021-01-22 23:50:54 +010078 select X86_AMD_FIXED_MTRRS
Subrata Banik9f91ced2021-07-28 15:38:32 +053079 select X86_INIT_NEED_1_SIPI
Felix Helddc2d3562020-12-02 14:38:53 +010080
Angel Pons6f5a6582021-06-22 15:18:07 +020081config ARCH_ALL_STAGES_X86
82 default n
83
Furquan Shaikh696f4ea2021-01-08 11:48:52 -080084config CHIPSET_DEVICETREE
85 string
86 default "soc/amd/cezanne/chipset.cb"
87
Felix Helddc2d3562020-12-02 14:38:53 +010088config EARLY_RESERVED_DRAM_BASE
89 hex
90 default 0x2000000
91 help
92 This variable defines the base address of the DRAM which is reserved
93 for usage by coreboot in early stages (i.e. before ramstage is up).
94 This memory gets reserved in BIOS tables to ensure that the OS does
95 not use it, thus preventing corruption of OS memory in case of S3
96 resume.
97
98config EARLYRAM_BSP_STACK_SIZE
99 hex
100 default 0x1000
101
102config PSP_APOB_DRAM_ADDRESS
103 hex
104 default 0x2001000
105 help
106 Location in DRAM where the PSP will copy the AGESA PSP Output
107 Block.
108
Kangheui Won66c5f252021-04-20 17:30:29 +1000109config PSP_SHAREDMEM_BASE
110 hex
111 default 0x2011000 if VBOOT
112 default 0x0
113 help
114 This variable defines the base address in DRAM memory where PSP copies
115 the vboot workbuf. This is used in the linker script to have a static
116 allocation for the buffer as well as for adding relevant entries in
117 the BIOS directory table for the PSP.
118
119config PSP_SHAREDMEM_SIZE
120 hex
121 default 0x8000 if VBOOT
122 default 0x0
123 help
124 Sets the maximum size for the PSP to pass the vboot workbuf and
125 any logs or timestamps back to coreboot. This will be copied
126 into main memory by the PSP and will be available when the x86 is
127 started. The workbuf's base depends on the address of the reset
128 vector.
129
Raul E Rangel86302a82022-01-18 15:29:54 -0700130config PRE_X86_CBMEM_CONSOLE_SIZE
131 hex
132 default 0x1600
133 help
134 Size of the CBMEM console used in PSP verstage.
135
Felix Helddc2d3562020-12-02 14:38:53 +0100136config PRERAM_CBMEM_CONSOLE_SIZE
137 hex
Raul E Rangel9d93b162022-01-13 13:43:57 -0700138 default 0x2000
Felix Helddc2d3562020-12-02 14:38:53 +0100139 help
140 Increase this value if preram cbmem console is getting truncated
141
Kangheui Won4020aa72021-05-20 09:56:39 +1000142config CBFS_MCACHE_SIZE
143 hex
144 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
145
Felix Helddc2d3562020-12-02 14:38:53 +0100146config C_ENV_BOOTBLOCK_SIZE
147 hex
148 default 0x10000
149 help
150 Sets the size of the bootblock stage that should be loaded in DRAM.
151 This variable controls the DRAM allocation size in linker script
152 for bootblock stage.
153
Felix Helddc2d3562020-12-02 14:38:53 +0100154config ROMSTAGE_ADDR
155 hex
156 default 0x2040000
157 help
158 Sets the address in DRAM where romstage should be loaded.
159
160config ROMSTAGE_SIZE
161 hex
162 default 0x80000
163 help
164 Sets the size of DRAM allocation for romstage in linker script.
165
166config FSP_M_ADDR
167 hex
168 default 0x20C0000
169 help
170 Sets the address in DRAM where FSP-M should be loaded. cbfstool
171 performs relocation of FSP-M to this address.
172
173config FSP_M_SIZE
174 hex
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600175 default 0xC0000
Felix Helddc2d3562020-12-02 14:38:53 +0100176 help
177 Sets the size of DRAM allocation for FSP-M in linker script.
178
Felix Held8d0a6092021-01-14 01:40:50 +0100179config FSP_TEMP_RAM_SIZE
180 hex
181 default 0x40000
182 help
183 The amount of coreboot-allocated heap and stack usage by the FSP.
184
Raul E Rangel72616b32021-02-05 16:48:42 -0700185config VERSTAGE_ADDR
186 hex
187 depends on VBOOT_SEPARATE_VERSTAGE
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600188 default 0x2180000
Raul E Rangel72616b32021-02-05 16:48:42 -0700189 help
190 Sets the address in DRAM where verstage should be loaded if running
191 as a separate stage on x86.
192
193config VERSTAGE_SIZE
194 hex
195 depends on VBOOT_SEPARATE_VERSTAGE
196 default 0x80000
197 help
198 Sets the size of DRAM allocation for verstage in linker script if
199 running as a separate stage on x86.
200
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600201config ASYNC_FILE_LOADING
202 bool "Loads files from SPI asynchronously"
203 select COOP_MULTITASKING
204 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
Raul E Rangeldcd81142021-11-02 11:51:48 -0600205 select CBFS_PRELOAD
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600206 help
207 When enabled, the platform will use the LPC SPI DMA controller to
208 asynchronously load contents from the SPI ROM. This will improve
209 boot time because the CPUs can be performing useful work while the
210 SPI contents are being preloaded.
211
Raul E Rangeldcd81142021-11-02 11:51:48 -0600212config CBFS_CACHE_SIZE
213 hex
214 default 0x40000 if CBFS_PRELOAD
215
Raul E Rangel72616b32021-02-05 16:48:42 -0700216config RO_REGION_ONLY
217 string
218 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
219 default "apu/amdfw"
220
Shelley Chen4e9bb332021-10-20 15:43:45 -0700221config ECAM_MMCONF_BASE_ADDRESS
Felix Helddc2d3562020-12-02 14:38:53 +0100222 default 0xF8000000
223
Shelley Chen4e9bb332021-10-20 15:43:45 -0700224config ECAM_MMCONF_BUS_NUMBER
Felix Helddc2d3562020-12-02 14:38:53 +0100225 default 64
226
Felix Held88615622021-01-19 23:51:45 +0100227config MAX_CPUS
228 int
229 default 16
Felix Heldb77387f2021-04-23 22:16:04 +0200230 help
231 Maximum number of threads the platform can have.
Felix Held88615622021-01-19 23:51:45 +0100232
Felix Held8a3d4d52021-01-13 03:06:21 +0100233config CONSOLE_UART_BASE_ADDRESS
234 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
235 hex
236 default 0xfedc9000 if UART_FOR_CONSOLE = 0
237 default 0xfedca000 if UART_FOR_CONSOLE = 1
238
Felix Heldee2a3652021-02-09 23:43:17 +0100239config SMM_TSEG_SIZE
240 hex
Felix Helde22eef72021-02-10 22:22:07 +0100241 default 0x800000 if HAVE_SMI_HANDLER
Felix Heldee2a3652021-02-09 23:43:17 +0100242 default 0x0
243
244config SMM_RESERVED_SIZE
245 hex
246 default 0x180000
247
248config SMM_MODULE_STACK_SIZE
249 hex
250 default 0x800
251
Felix Held90b07012021-04-15 20:23:56 +0200252config ACPI_BERT
253 bool "Build ACPI BERT Table"
254 default y
255 depends on HAVE_ACPI_TABLES
256 help
257 Report Machine Check errors identified in POST to the OS in an
258 ACPI Boot Error Record Table.
259
260config ACPI_BERT_SIZE
261 hex
262 default 0x4000 if ACPI_BERT
263 default 0x0
264 help
265 Specify the amount of DRAM reserved for gathering the data used to
266 generate the ACPI table.
267
Zheng Bao7b13e4e2021-03-16 16:13:56 +0800268config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
269 int
270 default 150
271
Raul E Rangel95b3dc32021-03-24 16:53:37 -0600272config DISABLE_SPI_FLASH_ROM_SHARING
273 def_bool n
274 help
275 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
276 which indicates a board level ROM transaction request. This
277 removes arbitration with board and assumes the chipset controls
278 the SPI flash bus entirely.
279
Felix Held27b295b2021-03-25 01:20:41 +0100280config DISABLE_KEYBOARD_RESET_PIN
281 bool
282 help
283 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
284 signal. When this pin is used as GPIO and the keyboard reset
285 functionality isn't disabled, configuring it as an output and driving
286 it as 0 will cause a reset.
287
Jason Glenesk79542fa2021-03-10 03:50:57 -0800288config ACPI_SSDT_PSD_INDEPENDENT
289 bool "Allow core p-state independent transitions"
290 default y
291 help
292 AMD recommends the ACPI _PSD object to be configured to cause
293 cores to transition between p-states independently. A vendor may
294 choose to generate _PSD object to allow cores to transition together.
295
Zheng Baof51738d2021-01-20 16:43:52 +0800296menu "PSP Configuration Options"
297
298config AMD_FWM_POSITION_INDEX
299 int "Firmware Directory Table location (0 to 5)"
300 range 0 5
301 default 0 if BOARD_ROMSIZE_KB_512
302 default 1 if BOARD_ROMSIZE_KB_1024
303 default 2 if BOARD_ROMSIZE_KB_2048
304 default 3 if BOARD_ROMSIZE_KB_4096
305 default 4 if BOARD_ROMSIZE_KB_8192
306 default 5 if BOARD_ROMSIZE_KB_16384
307 help
308 Typically this is calculated by the ROM size, but there may
309 be situations where you want to put the firmware directory
310 table in a different location.
311 0: 512 KB - 0xFFFA0000
312 1: 1 MB - 0xFFF20000
313 2: 2 MB - 0xFFE20000
314 3: 4 MB - 0xFFC20000
315 4: 8 MB - 0xFF820000
316 5: 16 MB - 0xFF020000
317
318comment "AMD Firmware Directory Table set to location for 512KB ROM"
319 depends on AMD_FWM_POSITION_INDEX = 0
320comment "AMD Firmware Directory Table set to location for 1MB ROM"
321 depends on AMD_FWM_POSITION_INDEX = 1
322comment "AMD Firmware Directory Table set to location for 2MB ROM"
323 depends on AMD_FWM_POSITION_INDEX = 2
324comment "AMD Firmware Directory Table set to location for 4MB ROM"
325 depends on AMD_FWM_POSITION_INDEX = 3
326comment "AMD Firmware Directory Table set to location for 8MB ROM"
327 depends on AMD_FWM_POSITION_INDEX = 4
328comment "AMD Firmware Directory Table set to location for 16MB ROM"
329 depends on AMD_FWM_POSITION_INDEX = 5
330
331config AMDFW_CONFIG_FILE
332 string
333 default "src/soc/amd/cezanne/fw.cfg"
334
Rob Barnese09b6812021-04-15 17:21:19 -0600335config PSP_DISABLE_POSTCODES
336 bool "Disable PSP post codes"
337 help
338 Disables the output of port80 post codes from PSP.
339
Karthikeyan Ramasubramanian1a24d842022-03-16 16:27:49 -0600340config PSP_POSTCODES_ON_ESPI
341 bool "Use eSPI bus for PSP post codes"
342 depends on !PSP_DISABLE_POSTCODES
343 default y
344 help
345 Select to send PSP port80 post codes on eSPI bus.
346 If not selected, PSP port80 codes will be sent on LPC bus.
347
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700348config PSP_INIT_ESPI
349 bool "Initialize eSPI in PSP Stage 2 Boot Loader"
Rob Barnese09b6812021-04-15 17:21:19 -0600350 help
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700351 Select to initialize the eSPI controller in the PSP Stage 2 Boot
352 Loader.
Rob Barnese09b6812021-04-15 17:21:19 -0600353
Zheng Baof51738d2021-01-20 16:43:52 +0800354config PSP_LOAD_MP2_FW
355 bool
356 default n
357 help
358 Include the MP2 firmwares and configuration into the PSP build.
359
360 If unsure, answer 'n'
361
Zheng Baof51738d2021-01-20 16:43:52 +0800362config PSP_UNLOCK_SECURE_DEBUG
363 bool "Unlock secure debug"
364 default y
365 help
366 Select this item to enable secure debug options in PSP.
367
Raul E Rangel97b8b172021-02-24 16:59:32 -0700368config HAVE_PSP_WHITELIST_FILE
369 bool "Include a debug whitelist file in PSP build"
370 default n
371 help
372 Support secured unlock prior to reset using a whitelisted
373 serial number. This feature requires a signed whitelist image
374 and bootloader from AMD.
375
376 If unsure, answer 'n'
377
378config PSP_WHITELIST_FILE
379 string "Debug whitelist file path"
380 depends on HAVE_PSP_WHITELIST_FILE
381 default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin"
382
Zheng Baoc5b912f72022-02-11 11:53:32 +0800383config HAVE_SPL_FILE
384 bool "Have a mainboard specific SPL table file"
385 default n
386 help
387 Have a mainboard specific SPL table file, which is created by AMD
388 and put to 3rdparty/blobs.
389
390 If unsure, answer 'n'
391
392config SPL_TABLE_FILE
393 string "SPL table file"
394 depends on HAVE_SPL_FILE
395 default "3rdparty/amd_blobs/cezanne/PSP/TypeId0x55_SplTableBl_CZN.sbin"
396
Martin Rothfdad5ad2021-04-16 11:36:01 -0600397config PSP_SOFTFUSE_BITS
398 string "PSP Soft Fuse bits to enable"
399 default "28 6"
400 help
401 Space separated list of Soft Fuse bits to enable.
402 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
403 Bit 7: Disable PSP postcodes on Renoir and newer chips only
404 (Set by PSP_DISABLE_PORT80)
405 Bit 15: PSP post code destination: 0=LPC 1=eSPI
406 (Set by PSP_INITIALIZE_ESPI)
407 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
408
409 See #55758 (NDA) for additional bit definitions.
410
Kangheui Won66c5f252021-04-20 17:30:29 +1000411config PSP_VERSTAGE_FILE
412 string "Specify the PSP_verstage file path"
413 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600414 default "\$(obj)/psp_verstage.bin"
Kangheui Won66c5f252021-04-20 17:30:29 +1000415 help
416 Add psp_verstage file to the build & PSP Directory Table
417
418config PSP_VERSTAGE_SIGNING_TOKEN
419 string "Specify the PSP_verstage Signature Token file path"
420 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
421 default ""
422 help
423 Add psp_verstage signature token to the build & PSP Directory Table
424
Zheng Baof51738d2021-01-20 16:43:52 +0800425endmenu
426
Raul E Rangel06d1e4d2021-04-09 14:42:06 -0600427config VBOOT
428 select VBOOT_VBNV_CMOS
429 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
430
Kangheui Won66c5f252021-04-20 17:30:29 +1000431config VBOOT_STARTS_BEFORE_BOOTBLOCK
432 def_bool n
433 depends on VBOOT
434 select ARCH_VERSTAGE_ARMV7
435 help
436 Runs verstage on the PSP. Only available on
Jon Murphyc4e90452022-06-28 10:36:23 -0600437 certain ChromeOS branded parts from AMD.
Kangheui Won66c5f252021-04-20 17:30:29 +1000438
439config VBOOT_HASH_BLOCK_SIZE
440 hex
441 default 0x9000
442 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
443 help
444 Because the bulk of the time in psp_verstage to hash the RO cbfs is
445 spent in the overhead of doing svc calls, increasing the hash block
446 size significantly cuts the verstage hashing time as seen below.
447
448 4k takes 180ms
449 16k takes 44ms
450 32k takes 33.7ms
451 36k takes 32.5ms
452 There's actually still room for an even bigger stack, but we've
453 reached a point of diminishing returns.
454
455config CMOS_RECOVERY_BYTE
456 hex
457 default 0x51
458 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
459 help
460 If the workbuf is not passed from the PSP to coreboot, set the
461 recovery flag and reboot. The PSP will read this byte, mark the
462 recovery request in VBNV, and reset the system into recovery mode.
463
464 This is the byte before the default first byte used by VBNV
465 (0x26 + 0x0E - 1)
466
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000467if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
468
469config RWA_REGION_ONLY
470 string
471 default "apu/amdfw_a"
472 help
473 Add a space-delimited list of filenames that should only be in the
474 RW-A section.
475
476config RWB_REGION_ONLY
477 string
478 default "apu/amdfw_b"
479 help
480 Add a space-delimited list of filenames that should only be in the
481 RW-B section.
482
483endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
484
Felix Helddc2d3562020-12-02 14:38:53 +0100485endif # SOC_AMD_CEZANNE