blob: 16f1d3fdcd76c180491a388bddc9eb7527ba6de9 [file] [log] [blame]
Felix Helddc2d3562020-12-02 14:38:53 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3config SOC_AMD_CEZANNE
4 bool
5 help
6 AMD Cezanne support
7
8if SOC_AMD_CEZANNE
9
10config SOC_SPECIFIC_OPTIONS
11 def_bool y
Raul E Rangel24d024a2021-02-12 16:07:43 -070012 select ACPI_SOC_NVS
Felix Helddc2d3562020-12-02 14:38:53 +010013 select ARCH_BOOTBLOCK_X86_32
Kangheui Won66c5f252021-04-20 17:30:29 +100014 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010015 select ARCH_ROMSTAGE_X86_32
16 select ARCH_RAMSTAGE_X86_32
Angel Pons8e035e32021-06-22 12:58:20 +020017 select ARCH_X86
Raul E Rangel54616622021-02-05 17:29:12 -070018 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Raul E Rangel968f1402021-08-18 11:06:57 -060019 select CPU_INFO_V2
Mathew Kingc519bff2021-03-04 08:26:51 -070020 select DRIVERS_USB_ACPI
Zheng Bao7b13e4e2021-03-16 16:13:56 +080021 select DRIVERS_I2C_DESIGNWARE
Mathew Kingc519bff2021-03-04 08:26:51 -070022 select DRIVERS_USB_PCI_XHCI
Felix Heldc9634992021-01-26 21:35:39 +010023 select FSP_COMPRESS_FSP_M_LZMA
24 select FSP_COMPRESS_FSP_S_LZMA
Raul E Rangele925af22021-03-30 16:32:20 -060025 select GENERIC_GPIO_LIB
Felix Held86024952021-02-03 23:44:28 +010026 select HAVE_ACPI_TABLES
Felix Held44f41532020-12-09 02:01:16 +010027 select HAVE_CF9_RESET
Felix Held227c6492021-03-22 14:44:58 +010028 select HAVE_EM100_SUPPORT
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060029 select HAVE_FSP_GOP
Felix Heldee2a3652021-02-09 23:43:17 +010030 select HAVE_SMI_HANDLER
Felix Heldcb977342021-01-19 20:36:38 +010031 select IDT_IN_EVERY_STAGE
Felix Held7aacdd12021-02-10 23:27:47 +010032 select PARALLEL_MP_AP_WORK
Felix Held8d0a6092021-01-14 01:40:50 +010033 select PLATFORM_USES_FSP2_0
Raul E Rangel95b3dc32021-03-24 16:53:37 -060034 select PROVIDES_ROM_SHARING
Karthikeyan Ramasubramanian1140b7c2021-09-17 16:33:35 -060035 select PSP_VERSTAGE_CCP_DMA if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010036 select RESET_VECTOR_IN_RAM
Felix Held7cd81b92021-02-11 14:58:08 +010037 select RTC
Felix Helddc2d3562020-12-02 14:38:53 +010038 select SOC_AMD_COMMON
Karthikeyan Ramasubramanianfbb027e2021-04-23 11:48:06 -060039 select SOC_AMD_COMMON_BLOCK_ACP
Felix Heldbb4bee852021-02-10 16:53:53 +010040 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held64de2c12020-12-05 20:53:59 +010041 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Helddd882f32021-05-12 01:23:50 +020042 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Eric Lai65b0afe2021-04-09 11:50:48 +080043 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Glenesk8d354282021-07-20 05:21:54 -070044 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held62ef88f2020-12-08 23:18:19 +010045 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held9a6bc072021-03-05 00:14:08 +010046 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held07462ef2020-12-11 15:55:45 +010047 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Heldea32c522021-02-13 01:42:44 +010048 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060049 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Felix Held28e23532021-02-24 20:52:08 +010050 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Baob0f00ed2021-03-16 15:28:49 +080051 select SOC_AMD_COMMON_BLOCK_I2C
Raul E Rangel3acc5152021-06-09 13:36:10 -060052 select SOC_AMD_COMMON_BLOCK_IOMMU
Zheng Bao3da55692021-01-26 18:30:18 +080053 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020054 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Helddc2d3562020-12-02 14:38:53 +010055 select SOC_AMD_COMMON_BLOCK_NONCAR
Raul E Rangela6529e72021-02-09 14:38:36 -070056 select SOC_AMD_COMMON_BLOCK_PCI
Felix Helddc2d3562020-12-02 14:38:53 +010057 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Raul E Rangele4f83172021-05-10 14:49:55 -060058 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Karthikeyan Ramasubramanianf62bbc82021-03-30 15:19:12 -060059 select SOC_AMD_COMMON_BLOCK_PM
Martin Roth31f7a722021-03-23 14:53:58 -060060 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held338d6702021-01-29 23:13:56 +010061 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Felix Held4be064a2020-12-08 17:21:04 +010062 select SOC_AMD_COMMON_BLOCK_SMBUS
Zheng Bao02a5ddd2020-12-15 22:16:51 +080063 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010064 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held7f3f52d2021-03-03 18:56:41 +010065 select SOC_AMD_COMMON_BLOCK_SMU
Raul E Rangel54616622021-02-05 17:29:12 -070066 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held65783fb2020-12-04 17:38:46 +010067 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held8a3d4d52021-01-13 03:06:21 +010068 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel35dc4b02021-02-12 16:04:27 -070069 select SOC_AMD_COMMON_BLOCK_UCODE
Nikolai Vyssotskicbc7c502021-04-28 18:24:28 -050070 select SOC_AMD_COMMON_FSP_DMI_TABLES
Raul E Rangelfd7ed872021-05-04 15:42:09 -060071 select SOC_AMD_COMMON_FSP_PCI
Felix Heldcc975c52021-01-23 00:18:08 +010072 select SSE2
Felix Held8d0a6092021-01-14 01:40:50 +010073 select UDK_2017_BINDING
Felix Heldf09221c2021-01-22 23:50:54 +010074 select X86_AMD_FIXED_MTRRS
Felix Held7aacdd12021-02-10 23:27:47 +010075 select X86_AMD_INIT_SIPI
Felix Helddc2d3562020-12-02 14:38:53 +010076
Angel Pons6f5a6582021-06-22 15:18:07 +020077config ARCH_ALL_STAGES_X86
78 default n
79
Raul E Rangel35dc4b02021-02-12 16:04:27 -070080config SOC_AMD_COMMON_BLOCK_UCODE_SIZE
81 default 5568
82
Furquan Shaikh696f4ea2021-01-08 11:48:52 -080083config CHIPSET_DEVICETREE
84 string
85 default "soc/amd/cezanne/chipset.cb"
86
Felix Helddc2d3562020-12-02 14:38:53 +010087config EARLY_RESERVED_DRAM_BASE
88 hex
89 default 0x2000000
90 help
91 This variable defines the base address of the DRAM which is reserved
92 for usage by coreboot in early stages (i.e. before ramstage is up).
93 This memory gets reserved in BIOS tables to ensure that the OS does
94 not use it, thus preventing corruption of OS memory in case of S3
95 resume.
96
97config EARLYRAM_BSP_STACK_SIZE
98 hex
99 default 0x1000
100
101config PSP_APOB_DRAM_ADDRESS
102 hex
103 default 0x2001000
104 help
105 Location in DRAM where the PSP will copy the AGESA PSP Output
106 Block.
107
Kangheui Won66c5f252021-04-20 17:30:29 +1000108config PSP_SHAREDMEM_BASE
109 hex
110 default 0x2011000 if VBOOT
111 default 0x0
112 help
113 This variable defines the base address in DRAM memory where PSP copies
114 the vboot workbuf. This is used in the linker script to have a static
115 allocation for the buffer as well as for adding relevant entries in
116 the BIOS directory table for the PSP.
117
118config PSP_SHAREDMEM_SIZE
119 hex
120 default 0x8000 if VBOOT
121 default 0x0
122 help
123 Sets the maximum size for the PSP to pass the vboot workbuf and
124 any logs or timestamps back to coreboot. This will be copied
125 into main memory by the PSP and will be available when the x86 is
126 started. The workbuf's base depends on the address of the reset
127 vector.
128
Felix Helddc2d3562020-12-02 14:38:53 +0100129config PRERAM_CBMEM_CONSOLE_SIZE
130 hex
131 default 0x1600
132 help
133 Increase this value if preram cbmem console is getting truncated
134
Kangheui Won4020aa72021-05-20 09:56:39 +1000135config CBFS_MCACHE_SIZE
136 hex
137 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
138
Felix Helddc2d3562020-12-02 14:38:53 +0100139config C_ENV_BOOTBLOCK_SIZE
140 hex
141 default 0x10000
142 help
143 Sets the size of the bootblock stage that should be loaded in DRAM.
144 This variable controls the DRAM allocation size in linker script
145 for bootblock stage.
146
Felix Helddc2d3562020-12-02 14:38:53 +0100147config ROMSTAGE_ADDR
148 hex
149 default 0x2040000
150 help
151 Sets the address in DRAM where romstage should be loaded.
152
153config ROMSTAGE_SIZE
154 hex
155 default 0x80000
156 help
157 Sets the size of DRAM allocation for romstage in linker script.
158
159config FSP_M_ADDR
160 hex
161 default 0x20C0000
162 help
163 Sets the address in DRAM where FSP-M should be loaded. cbfstool
164 performs relocation of FSP-M to this address.
165
166config FSP_M_SIZE
167 hex
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600168 default 0xC0000
Felix Helddc2d3562020-12-02 14:38:53 +0100169 help
170 Sets the size of DRAM allocation for FSP-M in linker script.
171
Felix Held8d0a6092021-01-14 01:40:50 +0100172config FSP_TEMP_RAM_SIZE
173 hex
174 default 0x40000
175 help
176 The amount of coreboot-allocated heap and stack usage by the FSP.
177
Raul E Rangel72616b32021-02-05 16:48:42 -0700178config VERSTAGE_ADDR
179 hex
180 depends on VBOOT_SEPARATE_VERSTAGE
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600181 default 0x2180000
Raul E Rangel72616b32021-02-05 16:48:42 -0700182 help
183 Sets the address in DRAM where verstage should be loaded if running
184 as a separate stage on x86.
185
186config VERSTAGE_SIZE
187 hex
188 depends on VBOOT_SEPARATE_VERSTAGE
189 default 0x80000
190 help
191 Sets the size of DRAM allocation for verstage in linker script if
192 running as a separate stage on x86.
193
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600194config ASYNC_FILE_LOADING
195 bool "Loads files from SPI asynchronously"
196 select COOP_MULTITASKING
197 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
Raul E Rangeldcd81142021-11-02 11:51:48 -0600198 select CBFS_PRELOAD
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600199 select PAYLOAD_PRELOAD
200 help
201 When enabled, the platform will use the LPC SPI DMA controller to
202 asynchronously load contents from the SPI ROM. This will improve
203 boot time because the CPUs can be performing useful work while the
204 SPI contents are being preloaded.
205
Raul E Rangeldcd81142021-11-02 11:51:48 -0600206config CBFS_CACHE_SIZE
207 hex
208 default 0x40000 if CBFS_PRELOAD
209
Felix Helddc2d3562020-12-02 14:38:53 +0100210config RAMBASE
211 hex
212 default 0x10000000
213
Raul E Rangel72616b32021-02-05 16:48:42 -0700214config RO_REGION_ONLY
215 string
216 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
217 default "apu/amdfw"
218
Shelley Chen4e9bb332021-10-20 15:43:45 -0700219config ECAM_MMCONF_BASE_ADDRESS
Felix Helddc2d3562020-12-02 14:38:53 +0100220 default 0xF8000000
221
Shelley Chen4e9bb332021-10-20 15:43:45 -0700222config ECAM_MMCONF_BUS_NUMBER
Felix Helddc2d3562020-12-02 14:38:53 +0100223 default 64
224
Felix Held88615622021-01-19 23:51:45 +0100225config MAX_CPUS
226 int
227 default 16
Felix Heldb77387f2021-04-23 22:16:04 +0200228 help
229 Maximum number of threads the platform can have.
Felix Held88615622021-01-19 23:51:45 +0100230
Felix Held8a3d4d52021-01-13 03:06:21 +0100231config CONSOLE_UART_BASE_ADDRESS
232 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
233 hex
234 default 0xfedc9000 if UART_FOR_CONSOLE = 0
235 default 0xfedca000 if UART_FOR_CONSOLE = 1
236
Felix Heldee2a3652021-02-09 23:43:17 +0100237config SMM_TSEG_SIZE
238 hex
Felix Helde22eef72021-02-10 22:22:07 +0100239 default 0x800000 if HAVE_SMI_HANDLER
Felix Heldee2a3652021-02-09 23:43:17 +0100240 default 0x0
241
242config SMM_RESERVED_SIZE
243 hex
244 default 0x180000
245
246config SMM_MODULE_STACK_SIZE
247 hex
248 default 0x800
249
Felix Held90b07012021-04-15 20:23:56 +0200250config ACPI_BERT
251 bool "Build ACPI BERT Table"
252 default y
253 depends on HAVE_ACPI_TABLES
254 help
255 Report Machine Check errors identified in POST to the OS in an
256 ACPI Boot Error Record Table.
257
258config ACPI_BERT_SIZE
259 hex
260 default 0x4000 if ACPI_BERT
261 default 0x0
262 help
263 Specify the amount of DRAM reserved for gathering the data used to
264 generate the ACPI table.
265
Zheng Bao7b13e4e2021-03-16 16:13:56 +0800266config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
267 int
268 default 150
269
Raul E Rangel95b3dc32021-03-24 16:53:37 -0600270config DISABLE_SPI_FLASH_ROM_SHARING
271 def_bool n
272 help
273 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
274 which indicates a board level ROM transaction request. This
275 removes arbitration with board and assumes the chipset controls
276 the SPI flash bus entirely.
277
Felix Held27b295b2021-03-25 01:20:41 +0100278config DISABLE_KEYBOARD_RESET_PIN
279 bool
280 help
281 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
282 signal. When this pin is used as GPIO and the keyboard reset
283 functionality isn't disabled, configuring it as an output and driving
284 it as 0 will cause a reset.
285
Jason Glenesk79542fa2021-03-10 03:50:57 -0800286config ACPI_SSDT_PSD_INDEPENDENT
287 bool "Allow core p-state independent transitions"
288 default y
289 help
290 AMD recommends the ACPI _PSD object to be configured to cause
291 cores to transition between p-states independently. A vendor may
292 choose to generate _PSD object to allow cores to transition together.
293
Zheng Baof51738d2021-01-20 16:43:52 +0800294menu "PSP Configuration Options"
295
296config AMD_FWM_POSITION_INDEX
297 int "Firmware Directory Table location (0 to 5)"
298 range 0 5
299 default 0 if BOARD_ROMSIZE_KB_512
300 default 1 if BOARD_ROMSIZE_KB_1024
301 default 2 if BOARD_ROMSIZE_KB_2048
302 default 3 if BOARD_ROMSIZE_KB_4096
303 default 4 if BOARD_ROMSIZE_KB_8192
304 default 5 if BOARD_ROMSIZE_KB_16384
305 help
306 Typically this is calculated by the ROM size, but there may
307 be situations where you want to put the firmware directory
308 table in a different location.
309 0: 512 KB - 0xFFFA0000
310 1: 1 MB - 0xFFF20000
311 2: 2 MB - 0xFFE20000
312 3: 4 MB - 0xFFC20000
313 4: 8 MB - 0xFF820000
314 5: 16 MB - 0xFF020000
315
316comment "AMD Firmware Directory Table set to location for 512KB ROM"
317 depends on AMD_FWM_POSITION_INDEX = 0
318comment "AMD Firmware Directory Table set to location for 1MB ROM"
319 depends on AMD_FWM_POSITION_INDEX = 1
320comment "AMD Firmware Directory Table set to location for 2MB ROM"
321 depends on AMD_FWM_POSITION_INDEX = 2
322comment "AMD Firmware Directory Table set to location for 4MB ROM"
323 depends on AMD_FWM_POSITION_INDEX = 3
324comment "AMD Firmware Directory Table set to location for 8MB ROM"
325 depends on AMD_FWM_POSITION_INDEX = 4
326comment "AMD Firmware Directory Table set to location for 16MB ROM"
327 depends on AMD_FWM_POSITION_INDEX = 5
328
329config AMDFW_CONFIG_FILE
330 string
331 default "src/soc/amd/cezanne/fw.cfg"
332
Rob Barnese09b6812021-04-15 17:21:19 -0600333config PSP_DISABLE_POSTCODES
334 bool "Disable PSP post codes"
335 help
336 Disables the output of port80 post codes from PSP.
337
338config PSP_POSTCODES_ON_ESPI
339 bool "Use eSPI bus for PSP post codes"
340 default y
341 depends on !PSP_DISABLE_POSTCODES
342 help
343 Select to send PSP port80 post codes on eSPI bus.
344 If not selected, PSP port80 codes will be sent on LPC bus.
345
Zheng Baof51738d2021-01-20 16:43:52 +0800346config PSP_LOAD_MP2_FW
347 bool
348 default n
349 help
350 Include the MP2 firmwares and configuration into the PSP build.
351
352 If unsure, answer 'n'
353
Zheng Baof51738d2021-01-20 16:43:52 +0800354config PSP_UNLOCK_SECURE_DEBUG
355 bool "Unlock secure debug"
356 default y
357 help
358 Select this item to enable secure debug options in PSP.
359
Raul E Rangel97b8b172021-02-24 16:59:32 -0700360config HAVE_PSP_WHITELIST_FILE
361 bool "Include a debug whitelist file in PSP build"
362 default n
363 help
364 Support secured unlock prior to reset using a whitelisted
365 serial number. This feature requires a signed whitelist image
366 and bootloader from AMD.
367
368 If unsure, answer 'n'
369
370config PSP_WHITELIST_FILE
371 string "Debug whitelist file path"
372 depends on HAVE_PSP_WHITELIST_FILE
373 default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin"
374
Martin Rothfdad5ad2021-04-16 11:36:01 -0600375config PSP_SOFTFUSE_BITS
376 string "PSP Soft Fuse bits to enable"
377 default "28 6"
378 help
379 Space separated list of Soft Fuse bits to enable.
380 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
381 Bit 7: Disable PSP postcodes on Renoir and newer chips only
382 (Set by PSP_DISABLE_PORT80)
383 Bit 15: PSP post code destination: 0=LPC 1=eSPI
384 (Set by PSP_INITIALIZE_ESPI)
385 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
386
387 See #55758 (NDA) for additional bit definitions.
388
Kangheui Won66c5f252021-04-20 17:30:29 +1000389config PSP_VERSTAGE_FILE
390 string "Specify the PSP_verstage file path"
391 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600392 default "\$(obj)/psp_verstage.bin"
Kangheui Won66c5f252021-04-20 17:30:29 +1000393 help
394 Add psp_verstage file to the build & PSP Directory Table
395
396config PSP_VERSTAGE_SIGNING_TOKEN
397 string "Specify the PSP_verstage Signature Token file path"
398 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
399 default ""
400 help
401 Add psp_verstage signature token to the build & PSP Directory Table
402
Zheng Baof51738d2021-01-20 16:43:52 +0800403endmenu
404
Raul E Rangel06d1e4d2021-04-09 14:42:06 -0600405config VBOOT
406 select VBOOT_VBNV_CMOS
407 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
408
Kangheui Won66c5f252021-04-20 17:30:29 +1000409config VBOOT_STARTS_BEFORE_BOOTBLOCK
410 def_bool n
411 depends on VBOOT
412 select ARCH_VERSTAGE_ARMV7
413 help
414 Runs verstage on the PSP. Only available on
415 certain Chrome OS branded parts from AMD.
416
417config VBOOT_HASH_BLOCK_SIZE
418 hex
419 default 0x9000
420 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
421 help
422 Because the bulk of the time in psp_verstage to hash the RO cbfs is
423 spent in the overhead of doing svc calls, increasing the hash block
424 size significantly cuts the verstage hashing time as seen below.
425
426 4k takes 180ms
427 16k takes 44ms
428 32k takes 33.7ms
429 36k takes 32.5ms
430 There's actually still room for an even bigger stack, but we've
431 reached a point of diminishing returns.
432
433config CMOS_RECOVERY_BYTE
434 hex
435 default 0x51
436 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
437 help
438 If the workbuf is not passed from the PSP to coreboot, set the
439 recovery flag and reboot. The PSP will read this byte, mark the
440 recovery request in VBNV, and reset the system into recovery mode.
441
442 This is the byte before the default first byte used by VBNV
443 (0x26 + 0x0E - 1)
444
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000445if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
446
447config RWA_REGION_ONLY
448 string
449 default "apu/amdfw_a"
450 help
451 Add a space-delimited list of filenames that should only be in the
452 RW-A section.
453
454config RWB_REGION_ONLY
455 string
456 default "apu/amdfw_b"
457 help
458 Add a space-delimited list of filenames that should only be in the
459 RW-B section.
460
461endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
462
Felix Helddc2d3562020-12-02 14:38:53 +0100463endif # SOC_AMD_CEZANNE