blob: 8f93512ea387c54651457b929e44630da83ca122 [file] [log] [blame]
Felix Helddc2d3562020-12-02 14:38:53 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3config SOC_AMD_CEZANNE
4 bool
5 help
6 AMD Cezanne support
7
8if SOC_AMD_CEZANNE
9
10config SOC_SPECIFIC_OPTIONS
11 def_bool y
Raul E Rangel24d024a2021-02-12 16:07:43 -070012 select ACPI_SOC_NVS
Felix Helddc2d3562020-12-02 14:38:53 +010013 select ARCH_BOOTBLOCK_X86_32
Kangheui Won66c5f252021-04-20 17:30:29 +100014 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010015 select ARCH_ROMSTAGE_X86_32
16 select ARCH_RAMSTAGE_X86_32
Angel Pons8e035e32021-06-22 12:58:20 +020017 select ARCH_X86
Raul E Rangel54616622021-02-05 17:29:12 -070018 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Mathew Kingc519bff2021-03-04 08:26:51 -070019 select DRIVERS_USB_ACPI
Zheng Bao7b13e4e2021-03-16 16:13:56 +080020 select DRIVERS_I2C_DESIGNWARE
Mathew Kingc519bff2021-03-04 08:26:51 -070021 select DRIVERS_USB_PCI_XHCI
Felix Heldc9634992021-01-26 21:35:39 +010022 select FSP_COMPRESS_FSP_M_LZMA
23 select FSP_COMPRESS_FSP_S_LZMA
Raul E Rangele925af22021-03-30 16:32:20 -060024 select GENERIC_GPIO_LIB
Felix Held86024952021-02-03 23:44:28 +010025 select HAVE_ACPI_TABLES
Felix Held44f41532020-12-09 02:01:16 +010026 select HAVE_CF9_RESET
Felix Held227c6492021-03-22 14:44:58 +010027 select HAVE_EM100_SUPPORT
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060028 select HAVE_FSP_GOP
Felix Heldee2a3652021-02-09 23:43:17 +010029 select HAVE_SMI_HANDLER
Felix Heldcb977342021-01-19 20:36:38 +010030 select IDT_IN_EVERY_STAGE
Felix Held4be064a2020-12-08 17:21:04 +010031 select IOAPIC
Felix Held7aacdd12021-02-10 23:27:47 +010032 select PARALLEL_MP_AP_WORK
Felix Held8d0a6092021-01-14 01:40:50 +010033 select PLATFORM_USES_FSP2_0
Raul E Rangel95b3dc32021-03-24 16:53:37 -060034 select PROVIDES_ROM_SHARING
Felix Helddc2d3562020-12-02 14:38:53 +010035 select RESET_VECTOR_IN_RAM
Felix Held7cd81b92021-02-11 14:58:08 +010036 select RTC
Felix Helddc2d3562020-12-02 14:38:53 +010037 select SOC_AMD_COMMON
Karthikeyan Ramasubramanianfbb027e2021-04-23 11:48:06 -060038 select SOC_AMD_COMMON_BLOCK_ACP
Felix Heldbb4bee852021-02-10 16:53:53 +010039 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held64de2c12020-12-05 20:53:59 +010040 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Helddd882f32021-05-12 01:23:50 +020041 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Eric Lai65b0afe2021-04-09 11:50:48 +080042 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Felix Held62ef88f2020-12-08 23:18:19 +010043 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held9a6bc072021-03-05 00:14:08 +010044 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held07462ef2020-12-11 15:55:45 +010045 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Heldea32c522021-02-13 01:42:44 +010046 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060047 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Felix Held28e23532021-02-24 20:52:08 +010048 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Baob0f00ed2021-03-16 15:28:49 +080049 select SOC_AMD_COMMON_BLOCK_I2C
Raul E Rangel3acc5152021-06-09 13:36:10 -060050 select SOC_AMD_COMMON_BLOCK_IOMMU
Zheng Bao3da55692021-01-26 18:30:18 +080051 select SOC_AMD_COMMON_BLOCK_LPC
Raul E Rangel9942af22021-06-24 17:09:54 -060052 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
Felix Helddc2d3562020-12-02 14:38:53 +010053 select SOC_AMD_COMMON_BLOCK_NONCAR
Raul E Rangela6529e72021-02-09 14:38:36 -070054 select SOC_AMD_COMMON_BLOCK_PCI
Felix Helddc2d3562020-12-02 14:38:53 +010055 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Raul E Rangele4f83172021-05-10 14:49:55 -060056 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Karthikeyan Ramasubramanianf62bbc82021-03-30 15:19:12 -060057 select SOC_AMD_COMMON_BLOCK_PM
Martin Roth31f7a722021-03-23 14:53:58 -060058 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held338d6702021-01-29 23:13:56 +010059 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Felix Held4be064a2020-12-08 17:21:04 +010060 select SOC_AMD_COMMON_BLOCK_SMBUS
Zheng Bao02a5ddd2020-12-15 22:16:51 +080061 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010062 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held7f3f52d2021-03-03 18:56:41 +010063 select SOC_AMD_COMMON_BLOCK_SMU
Raul E Rangel54616622021-02-05 17:29:12 -070064 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held65783fb2020-12-04 17:38:46 +010065 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held8a3d4d52021-01-13 03:06:21 +010066 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel35dc4b02021-02-12 16:04:27 -070067 select SOC_AMD_COMMON_BLOCK_UCODE
Nikolai Vyssotskicbc7c502021-04-28 18:24:28 -050068 select SOC_AMD_COMMON_FSP_DMI_TABLES
Raul E Rangelfd7ed872021-05-04 15:42:09 -060069 select SOC_AMD_COMMON_FSP_PCI
Felix Heldcc975c52021-01-23 00:18:08 +010070 select SSE2
Felix Held8d0a6092021-01-14 01:40:50 +010071 select UDK_2017_BINDING
Felix Heldf09221c2021-01-22 23:50:54 +010072 select X86_AMD_FIXED_MTRRS
Felix Held7aacdd12021-02-10 23:27:47 +010073 select X86_AMD_INIT_SIPI
Felix Helddc2d3562020-12-02 14:38:53 +010074
Angel Pons6f5a6582021-06-22 15:18:07 +020075config ARCH_ALL_STAGES_X86
76 default n
77
Raul E Rangel35dc4b02021-02-12 16:04:27 -070078config SOC_AMD_COMMON_BLOCK_UCODE_SIZE
79 default 5568
80
Furquan Shaikh696f4ea2021-01-08 11:48:52 -080081config CHIPSET_DEVICETREE
82 string
83 default "soc/amd/cezanne/chipset.cb"
84
Felix Helddc2d3562020-12-02 14:38:53 +010085config EARLY_RESERVED_DRAM_BASE
86 hex
87 default 0x2000000
88 help
89 This variable defines the base address of the DRAM which is reserved
90 for usage by coreboot in early stages (i.e. before ramstage is up).
91 This memory gets reserved in BIOS tables to ensure that the OS does
92 not use it, thus preventing corruption of OS memory in case of S3
93 resume.
94
95config EARLYRAM_BSP_STACK_SIZE
96 hex
97 default 0x1000
98
99config PSP_APOB_DRAM_ADDRESS
100 hex
101 default 0x2001000
102 help
103 Location in DRAM where the PSP will copy the AGESA PSP Output
104 Block.
105
Kangheui Won66c5f252021-04-20 17:30:29 +1000106config PSP_SHAREDMEM_BASE
107 hex
108 default 0x2011000 if VBOOT
109 default 0x0
110 help
111 This variable defines the base address in DRAM memory where PSP copies
112 the vboot workbuf. This is used in the linker script to have a static
113 allocation for the buffer as well as for adding relevant entries in
114 the BIOS directory table for the PSP.
115
116config PSP_SHAREDMEM_SIZE
117 hex
118 default 0x8000 if VBOOT
119 default 0x0
120 help
121 Sets the maximum size for the PSP to pass the vboot workbuf and
122 any logs or timestamps back to coreboot. This will be copied
123 into main memory by the PSP and will be available when the x86 is
124 started. The workbuf's base depends on the address of the reset
125 vector.
126
Felix Helddc2d3562020-12-02 14:38:53 +0100127config PRERAM_CBMEM_CONSOLE_SIZE
128 hex
129 default 0x1600
130 help
131 Increase this value if preram cbmem console is getting truncated
132
Kangheui Won4020aa72021-05-20 09:56:39 +1000133config CBFS_MCACHE_SIZE
134 hex
135 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
136
Felix Helddc2d3562020-12-02 14:38:53 +0100137config C_ENV_BOOTBLOCK_SIZE
138 hex
139 default 0x10000
140 help
141 Sets the size of the bootblock stage that should be loaded in DRAM.
142 This variable controls the DRAM allocation size in linker script
143 for bootblock stage.
144
Felix Helddc2d3562020-12-02 14:38:53 +0100145config ROMSTAGE_ADDR
146 hex
147 default 0x2040000
148 help
149 Sets the address in DRAM where romstage should be loaded.
150
151config ROMSTAGE_SIZE
152 hex
153 default 0x80000
154 help
155 Sets the size of DRAM allocation for romstage in linker script.
156
157config FSP_M_ADDR
158 hex
159 default 0x20C0000
160 help
161 Sets the address in DRAM where FSP-M should be loaded. cbfstool
162 performs relocation of FSP-M to this address.
163
164config FSP_M_SIZE
165 hex
166 default 0x80000
167 help
168 Sets the size of DRAM allocation for FSP-M in linker script.
169
Felix Held8d0a6092021-01-14 01:40:50 +0100170config FSP_TEMP_RAM_SIZE
171 hex
172 default 0x40000
173 help
174 The amount of coreboot-allocated heap and stack usage by the FSP.
175
Raul E Rangel72616b32021-02-05 16:48:42 -0700176config VERSTAGE_ADDR
177 hex
178 depends on VBOOT_SEPARATE_VERSTAGE
179 default 0x2140000
180 help
181 Sets the address in DRAM where verstage should be loaded if running
182 as a separate stage on x86.
183
184config VERSTAGE_SIZE
185 hex
186 depends on VBOOT_SEPARATE_VERSTAGE
187 default 0x80000
188 help
189 Sets the size of DRAM allocation for verstage in linker script if
190 running as a separate stage on x86.
191
Felix Helddc2d3562020-12-02 14:38:53 +0100192config RAMBASE
193 hex
194 default 0x10000000
195
Raul E Rangel72616b32021-02-05 16:48:42 -0700196config RO_REGION_ONLY
197 string
198 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
199 default "apu/amdfw"
200
Felix Helddc2d3562020-12-02 14:38:53 +0100201config CPU_ADDR_BITS
202 int
203 default 48
204
205config MMCONF_BASE_ADDRESS
Felix Helddc2d3562020-12-02 14:38:53 +0100206 default 0xF8000000
207
208config MMCONF_BUS_NUMBER
Felix Helddc2d3562020-12-02 14:38:53 +0100209 default 64
210
Felix Held88615622021-01-19 23:51:45 +0100211config MAX_CPUS
212 int
213 default 16
Felix Heldb77387f2021-04-23 22:16:04 +0200214 help
215 Maximum number of threads the platform can have.
Felix Held88615622021-01-19 23:51:45 +0100216
Felix Held8a3d4d52021-01-13 03:06:21 +0100217config CONSOLE_UART_BASE_ADDRESS
218 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
219 hex
220 default 0xfedc9000 if UART_FOR_CONSOLE = 0
221 default 0xfedca000 if UART_FOR_CONSOLE = 1
222
Felix Heldee2a3652021-02-09 23:43:17 +0100223config SMM_TSEG_SIZE
224 hex
Felix Helde22eef72021-02-10 22:22:07 +0100225 default 0x800000 if HAVE_SMI_HANDLER
Felix Heldee2a3652021-02-09 23:43:17 +0100226 default 0x0
227
228config SMM_RESERVED_SIZE
229 hex
230 default 0x180000
231
232config SMM_MODULE_STACK_SIZE
233 hex
234 default 0x800
235
Felix Held90b07012021-04-15 20:23:56 +0200236config ACPI_BERT
237 bool "Build ACPI BERT Table"
238 default y
239 depends on HAVE_ACPI_TABLES
240 help
241 Report Machine Check errors identified in POST to the OS in an
242 ACPI Boot Error Record Table.
243
244config ACPI_BERT_SIZE
245 hex
246 default 0x4000 if ACPI_BERT
247 default 0x0
248 help
249 Specify the amount of DRAM reserved for gathering the data used to
250 generate the ACPI table.
251
Zheng Bao7b13e4e2021-03-16 16:13:56 +0800252config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
253 int
254 default 150
255
Raul E Rangel95b3dc32021-03-24 16:53:37 -0600256config DISABLE_SPI_FLASH_ROM_SHARING
257 def_bool n
258 help
259 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
260 which indicates a board level ROM transaction request. This
261 removes arbitration with board and assumes the chipset controls
262 the SPI flash bus entirely.
263
Felix Held27b295b2021-03-25 01:20:41 +0100264config DISABLE_KEYBOARD_RESET_PIN
265 bool
266 help
267 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
268 signal. When this pin is used as GPIO and the keyboard reset
269 functionality isn't disabled, configuring it as an output and driving
270 it as 0 will cause a reset.
271
Jason Glenesk79542fa2021-03-10 03:50:57 -0800272config ACPI_SSDT_PSD_INDEPENDENT
273 bool "Allow core p-state independent transitions"
274 default y
275 help
276 AMD recommends the ACPI _PSD object to be configured to cause
277 cores to transition between p-states independently. A vendor may
278 choose to generate _PSD object to allow cores to transition together.
279
Zheng Baof51738d2021-01-20 16:43:52 +0800280menu "PSP Configuration Options"
281
282config AMD_FWM_POSITION_INDEX
283 int "Firmware Directory Table location (0 to 5)"
284 range 0 5
285 default 0 if BOARD_ROMSIZE_KB_512
286 default 1 if BOARD_ROMSIZE_KB_1024
287 default 2 if BOARD_ROMSIZE_KB_2048
288 default 3 if BOARD_ROMSIZE_KB_4096
289 default 4 if BOARD_ROMSIZE_KB_8192
290 default 5 if BOARD_ROMSIZE_KB_16384
291 help
292 Typically this is calculated by the ROM size, but there may
293 be situations where you want to put the firmware directory
294 table in a different location.
295 0: 512 KB - 0xFFFA0000
296 1: 1 MB - 0xFFF20000
297 2: 2 MB - 0xFFE20000
298 3: 4 MB - 0xFFC20000
299 4: 8 MB - 0xFF820000
300 5: 16 MB - 0xFF020000
301
302comment "AMD Firmware Directory Table set to location for 512KB ROM"
303 depends on AMD_FWM_POSITION_INDEX = 0
304comment "AMD Firmware Directory Table set to location for 1MB ROM"
305 depends on AMD_FWM_POSITION_INDEX = 1
306comment "AMD Firmware Directory Table set to location for 2MB ROM"
307 depends on AMD_FWM_POSITION_INDEX = 2
308comment "AMD Firmware Directory Table set to location for 4MB ROM"
309 depends on AMD_FWM_POSITION_INDEX = 3
310comment "AMD Firmware Directory Table set to location for 8MB ROM"
311 depends on AMD_FWM_POSITION_INDEX = 4
312comment "AMD Firmware Directory Table set to location for 16MB ROM"
313 depends on AMD_FWM_POSITION_INDEX = 5
314
315config AMDFW_CONFIG_FILE
316 string
317 default "src/soc/amd/cezanne/fw.cfg"
318
Rob Barnese09b6812021-04-15 17:21:19 -0600319config PSP_DISABLE_POSTCODES
320 bool "Disable PSP post codes"
321 help
322 Disables the output of port80 post codes from PSP.
323
324config PSP_POSTCODES_ON_ESPI
325 bool "Use eSPI bus for PSP post codes"
326 default y
327 depends on !PSP_DISABLE_POSTCODES
328 help
329 Select to send PSP port80 post codes on eSPI bus.
330 If not selected, PSP port80 codes will be sent on LPC bus.
331
Zheng Baof51738d2021-01-20 16:43:52 +0800332config PSP_LOAD_MP2_FW
333 bool
334 default n
335 help
336 Include the MP2 firmwares and configuration into the PSP build.
337
338 If unsure, answer 'n'
339
Zheng Baof51738d2021-01-20 16:43:52 +0800340config PSP_UNLOCK_SECURE_DEBUG
341 bool "Unlock secure debug"
342 default y
343 help
344 Select this item to enable secure debug options in PSP.
345
Raul E Rangel97b8b172021-02-24 16:59:32 -0700346config HAVE_PSP_WHITELIST_FILE
347 bool "Include a debug whitelist file in PSP build"
348 default n
349 help
350 Support secured unlock prior to reset using a whitelisted
351 serial number. This feature requires a signed whitelist image
352 and bootloader from AMD.
353
354 If unsure, answer 'n'
355
356config PSP_WHITELIST_FILE
357 string "Debug whitelist file path"
358 depends on HAVE_PSP_WHITELIST_FILE
359 default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin"
360
Martin Rothfdad5ad2021-04-16 11:36:01 -0600361config PSP_SOFTFUSE_BITS
362 string "PSP Soft Fuse bits to enable"
363 default "28 6"
364 help
365 Space separated list of Soft Fuse bits to enable.
366 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
367 Bit 7: Disable PSP postcodes on Renoir and newer chips only
368 (Set by PSP_DISABLE_PORT80)
369 Bit 15: PSP post code destination: 0=LPC 1=eSPI
370 (Set by PSP_INITIALIZE_ESPI)
371 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
372
373 See #55758 (NDA) for additional bit definitions.
374
Kangheui Won66c5f252021-04-20 17:30:29 +1000375config PSP_VERSTAGE_FILE
376 string "Specify the PSP_verstage file path"
377 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
378 default "$(obj)/psp_verstage.bin"
379 help
380 Add psp_verstage file to the build & PSP Directory Table
381
382config PSP_VERSTAGE_SIGNING_TOKEN
383 string "Specify the PSP_verstage Signature Token file path"
384 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
385 default ""
386 help
387 Add psp_verstage signature token to the build & PSP Directory Table
388
Zheng Baof51738d2021-01-20 16:43:52 +0800389endmenu
390
Raul E Rangel06d1e4d2021-04-09 14:42:06 -0600391config VBOOT
392 select VBOOT_VBNV_CMOS
393 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
394
Kangheui Won66c5f252021-04-20 17:30:29 +1000395config VBOOT_STARTS_BEFORE_BOOTBLOCK
396 def_bool n
397 depends on VBOOT
398 select ARCH_VERSTAGE_ARMV7
399 help
400 Runs verstage on the PSP. Only available on
401 certain Chrome OS branded parts from AMD.
402
403config VBOOT_HASH_BLOCK_SIZE
404 hex
405 default 0x9000
406 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
407 help
408 Because the bulk of the time in psp_verstage to hash the RO cbfs is
409 spent in the overhead of doing svc calls, increasing the hash block
410 size significantly cuts the verstage hashing time as seen below.
411
412 4k takes 180ms
413 16k takes 44ms
414 32k takes 33.7ms
415 36k takes 32.5ms
416 There's actually still room for an even bigger stack, but we've
417 reached a point of diminishing returns.
418
419config CMOS_RECOVERY_BYTE
420 hex
421 default 0x51
422 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
423 help
424 If the workbuf is not passed from the PSP to coreboot, set the
425 recovery flag and reboot. The PSP will read this byte, mark the
426 recovery request in VBNV, and reset the system into recovery mode.
427
428 This is the byte before the default first byte used by VBNV
429 (0x26 + 0x0E - 1)
430
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000431if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
432
433config RWA_REGION_ONLY
434 string
435 default "apu/amdfw_a"
436 help
437 Add a space-delimited list of filenames that should only be in the
438 RW-A section.
439
440config RWB_REGION_ONLY
441 string
442 default "apu/amdfw_b"
443 help
444 Add a space-delimited list of filenames that should only be in the
445 RW-B section.
446
447endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
448
Felix Helddc2d3562020-12-02 14:38:53 +0100449endif # SOC_AMD_CEZANNE