blob: 864643fd4a9dd8f42b171fde82c462fc41dd0c78 [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
Martin Roth5c354b92019-04-22 14:55:16 -06002
Martin Roth1f337622019-04-22 16:08:31 -06003config SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06004 bool
Subrata Banik34f26b22022-02-10 12:38:02 +05305 select ACPI_SOC_NVS
6 select ADD_FSP_BINARIES if USE_AMD_BLOBS
Angel Pons8e035e32021-06-22 12:58:20 +02007 select ARCH_X86
Subrata Banik34f26b22022-02-10 12:38:02 +05308 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Raul E Rangelb1a0fce2022-01-11 13:02:07 -07009 select CONSOLE_CBMEM_PRINT_PRE_BOOTBLOCK_CONTENTS if VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel0357ab72020-07-09 12:08:58 -060010 select DRIVERS_USB_PCI_XHCI
Subrata Banik34f26b22022-02-10 12:38:02 +053011 select FSP_COMPRESS_FSP_M_LZMA
12 select FSP_COMPRESS_FSP_S_LZMA
Martin Roth5c354b92019-04-22 14:55:16 -060013 select GENERIC_GPIO_LIB
Felix Helde697fd92021-01-18 15:10:43 +010014 select HAVE_ACPI_TABLES
Subrata Banik34f26b22022-02-10 12:38:02 +053015 select HAVE_CF9_RESET
Furquan Shaikh0eabe132020-04-28 21:57:07 -070016 select HAVE_EM100_SUPPORT
Subrata Banik34f26b22022-02-10 12:38:02 +053017 select HAVE_SMI_HANDLER
18 select IDT_IN_EVERY_STAGE
19 select PARALLEL_MP_AP_WORK
20 select PLATFORM_USES_FSP2_0
21 select PROVIDES_ROM_SHARING
22 select RESET_VECTOR_IN_RAM
23 select RTC
Martin Roth5c354b92019-04-22 14:55:16 -060024 select SOC_AMD_COMMON
Fred Reitberger6f0b5b32022-02-08 11:55:48 -050025 select SOC_AMD_COMMON_BLOCK_ACP_GEN1
Felix Held33c548b2021-01-27 20:34:24 +010026 select SOC_AMD_COMMON_BLOCK_ACPI
27 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Held9ab8a782023-07-14 18:44:13 +020028 select SOC_AMD_COMMON_BLOCK_ACPIMMIO_PM_IO_ACCESS
Felix Held18b51e92021-05-08 01:30:30 +020029 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Felix Held9bb66462023-03-04 02:33:28 +010030 select SOC_AMD_COMMON_BLOCK_ACPI_CPU_POWER_STATE
Eric Lai65b0afe2021-04-09 11:50:48 +080031 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Gleneskf934fae2021-07-20 02:19:58 -070032 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Heldaab8a222024-01-08 23:30:38 +010033 select SOC_AMD_COMMON_BLOCK_ACPI_MADT
Felix Held33c548b2021-01-27 20:34:24 +010034 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held21c46c02021-03-05 00:13:16 +010035 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held33c548b2021-01-27 20:34:24 +010036 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Helda63f8592023-03-24 16:30:55 +010037 select SOC_AMD_COMMON_BLOCK_CPUFREQ_FAM17H_19H
Felix Helddba3fe72021-02-13 01:05:56 +010038 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held784c9c62023-01-31 02:24:27 +010039 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC_DOMAIN
Felix Held850b6c62023-09-07 16:33:26 +020040 select SOC_AMD_COMMON_BLOCK_EMMC
Felix Helde9a5e822024-01-04 17:37:24 +010041 select SOC_AMD_COMMON_BLOCK_EMMC_SKIP_POWEROFF
Varshit Pandyaa2acdce2024-02-09 18:34:15 +053042 select SOC_AMD_COMMON_BLOCK_GPP_CLK
Felix Held33c548b2021-01-27 20:34:24 +010043 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Furquan Shaikh702cf302020-05-09 18:30:51 -070044 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Martin Roth5c354b92019-04-22 14:55:16 -060045 select SOC_AMD_COMMON_BLOCK_HDA
Karthikeyan Ramasubramanian0dbea482021-03-08 23:23:50 -070046 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held556d1cc2022-02-02 22:11:52 +010047 select SOC_AMD_COMMON_BLOCK_I2C_PAD_CTRL
Felix Held33c548b2021-01-27 20:34:24 +010048 select SOC_AMD_COMMON_BLOCK_IOMMU
49 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020050 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Held33c548b2021-01-27 20:34:24 +010051 select SOC_AMD_COMMON_BLOCK_NONCAR
52 select SOC_AMD_COMMON_BLOCK_PCI
Raul E Rangel48314112021-05-10 14:55:11 -060053 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Felix Held0d2c0012021-04-12 23:44:14 +020054 select SOC_AMD_COMMON_BLOCK_PM
55 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held33c548b2021-01-27 20:34:24 +010056 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth7c66d392023-02-02 17:23:46 -070057 select SOC_AMD_COMMON_BLOCK_RESET
Martin Roth5c354b92019-04-22 14:55:16 -060058 select SOC_AMD_COMMON_BLOCK_SATA
Aaron Durbin3d2e18a2020-01-28 11:20:05 -070059 select SOC_AMD_COMMON_BLOCK_SMBUS
Felix Held161d8092020-12-01 18:17:42 +010060 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010061 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held60a46432020-11-12 00:14:16 +010062 select SOC_AMD_COMMON_BLOCK_SMU
Felix Held43529962023-01-12 23:10:22 +010063 select SOC_AMD_COMMON_BLOCK_SMU_SX_ENTRY
Felix Held33c548b2021-01-27 20:34:24 +010064 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held23a398e2023-03-23 23:44:03 +010065 select SOC_AMD_COMMON_BLOCK_SVI2
Felix Held60df7ca2023-03-24 20:33:15 +010066 select SOC_AMD_COMMON_BLOCK_TSC
Felix Held6f8f9c92020-12-09 21:36:56 +010067 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel394c6b02021-02-12 14:37:43 -070068 select SOC_AMD_COMMON_BLOCK_UCODE
Nikolai Vyssotskia289cdd2021-04-28 18:09:29 -050069 select SOC_AMD_COMMON_FSP_DMI_TABLES
Varshit Pandyaef513772024-02-09 18:26:32 +053070 select SOC_AMD_COMMON_FSP_PCIE_CLK_REQ
Martin Roth7c66d392023-02-02 17:23:46 -070071 select SOC_AMD_SUPPORTS_WARM_RESET
Martin Roth5c354b92019-04-22 14:55:16 -060072 select SSE2
Marshall Dawson00a22082020-01-20 23:05:31 -070073 select UDK_2017_BINDING
Martin Rothbcb610a2022-10-29 13:31:54 -060074 select USE_DDR4
Subrata Banik34f26b22022-02-10 12:38:02 +053075 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
76 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
77 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
78 select X86_AMD_FIXED_MTRRS
79 select X86_INIT_NEED_1_SIPI
Arthur Heymansdf096802022-04-19 21:46:20 +020080 select HAVE_EXP_X86_64_SUPPORT
Elyes Haouas3cd06cc2023-01-05 07:42:24 +010081 help
82 AMD Picasso support
83
84if SOC_AMD_PICASSO
Raul E Rangel394c6b02021-02-12 14:37:43 -070085
Felix Heldc4eb45f2021-02-13 02:36:02 +010086config CHIPSET_DEVICETREE
87 string
88 default "soc/amd/picasso/chipset.cb"
89
Felix Held3cc3d812020-06-17 16:16:08 +020090config FSP_M_FILE
91 string "FSP-M (memory init) binary path and filename"
92 depends on ADD_FSP_BINARIES
93 default "3rdparty/amd_blobs/picasso/PICASSO_M.fd"
94 help
95 The path and filename of the FSP-M binary for this platform.
96
97config FSP_S_FILE
98 string "FSP-S (silicon init) binary path and filename"
99 depends on ADD_FSP_BINARIES
100 default "3rdparty/amd_blobs/picasso/PICASSO_S.fd"
101 help
102 The path and filename of the FSP-S binary for this platform.
103
Furquan Shaikhbc456502020-06-10 16:37:23 -0700104config EARLY_RESERVED_DRAM_BASE
105 hex
106 default 0x2000000
107 help
108 This variable defines the base address of the DRAM which is reserved
109 for usage by coreboot in early stages (i.e. before ramstage is up).
110 This memory gets reserved in BIOS tables to ensure that the OS does
111 not use it, thus preventing corruption of OS memory in case of S3
112 resume.
113
114config EARLYRAM_BSP_STACK_SIZE
115 hex
116 default 0x1000
117
118config PSP_APOB_DRAM_ADDRESS
119 hex
120 default 0x2001000
121 help
122 Location in DRAM where the PSP will copy the AGESA PSP Output
123 Block.
124
Fred Reitberger475e2822022-07-14 11:06:30 -0400125config PSP_APOB_DRAM_SIZE
126 hex
127 default 0x10000
128
Furquan Shaikhbc456502020-06-10 16:37:23 -0700129config PSP_SHAREDMEM_BASE
130 hex
131 default 0x2011000 if VBOOT
132 default 0x0
133 help
134 This variable defines the base address in DRAM memory where PSP copies
Kangheui Won6b36c832021-04-21 14:48:14 +1000135 the vboot workbuf. This is used in the linker script to have a static
Furquan Shaikhbc456502020-06-10 16:37:23 -0700136 allocation for the buffer as well as for adding relevant entries in
Kangheui Won6b36c832021-04-21 14:48:14 +1000137 the BIOS directory table for the PSP.
Furquan Shaikhbc456502020-06-10 16:37:23 -0700138
139config PSP_SHAREDMEM_SIZE
140 hex
141 default 0x8000 if VBOOT
142 default 0x0
143 help
144 Sets the maximum size for the PSP to pass the vboot workbuf and
145 any logs or timestamps back to coreboot. This will be copied
146 into main memory by the PSP and will be available when the x86 is
147 started. The workbuf's base depends on the address of the reset
148 vector.
149
Raul E Rangel86302a82022-01-18 15:29:54 -0700150config PRE_X86_CBMEM_CONSOLE_SIZE
151 hex
152 default 0x1600
153 help
154 Size of the CBMEM console used in PSP verstage.
155
Martin Roth5c354b92019-04-22 14:55:16 -0600156config PRERAM_CBMEM_CONSOLE_SIZE
157 hex
158 default 0x1600
159 help
160 Increase this value if preram cbmem console is getting truncated
161
Kangheui Won4020aa72021-05-20 09:56:39 +1000162config CBFS_MCACHE_SIZE
163 hex
164 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
165
Furquan Shaikhbc456502020-06-10 16:37:23 -0700166config C_ENV_BOOTBLOCK_SIZE
167 hex
Arthur Heymans34684ca2024-02-05 15:45:21 +0100168 default 0x20000
Furquan Shaikhbc456502020-06-10 16:37:23 -0700169 help
170 Sets the size of the bootblock stage that should be loaded in DRAM.
171 This variable controls the DRAM allocation size in linker script
172 for bootblock stage.
173
Furquan Shaikhbc456502020-06-10 16:37:23 -0700174config ROMSTAGE_ADDR
175 hex
Arthur Heymans34684ca2024-02-05 15:45:21 +0100176 default 0x2050000
Furquan Shaikhbc456502020-06-10 16:37:23 -0700177 help
178 Sets the address in DRAM where romstage should be loaded.
179
180config ROMSTAGE_SIZE
181 hex
Arthur Heymans34684ca2024-02-05 15:45:21 +0100182 default 0x70000
Furquan Shaikhbc456502020-06-10 16:37:23 -0700183 help
184 Sets the size of DRAM allocation for romstage in linker script.
185
186config FSP_M_ADDR
187 hex
188 default 0x20C0000
189 help
190 Sets the address in DRAM where FSP-M should be loaded. cbfstool
191 performs relocation of FSP-M to this address.
192
193config FSP_M_SIZE
194 hex
Felix Held779eeb22021-09-16 18:11:04 +0200195 default 0xC0000
Furquan Shaikhbc456502020-06-10 16:37:23 -0700196 help
197 Sets the size of DRAM allocation for FSP-M in linker script.
198
199config VERSTAGE_ADDR
200 hex
201 depends on VBOOT_SEPARATE_VERSTAGE
Felix Held779eeb22021-09-16 18:11:04 +0200202 default 0x2180000
Furquan Shaikhbc456502020-06-10 16:37:23 -0700203 help
204 Sets the address in DRAM where verstage should be loaded if running
205 as a separate stage on x86.
206
207config VERSTAGE_SIZE
208 hex
209 depends on VBOOT_SEPARATE_VERSTAGE
210 default 0x80000
211 help
212 Sets the size of DRAM allocation for verstage in linker script if
213 running as a separate stage on x86.
214
Shelley Chen4e9bb332021-10-20 15:43:45 -0700215config ECAM_MMCONF_BASE_ADDRESS
Martin Roth5c354b92019-04-22 14:55:16 -0600216 default 0xF8000000
217
Shelley Chen4e9bb332021-10-20 15:43:45 -0700218config ECAM_MMCONF_BUS_NUMBER
Martin Roth5c354b92019-04-22 14:55:16 -0600219 default 64
220
Raul E Rangel5f52c0e2020-05-13 13:22:48 -0600221config VERSTAGE_ADDR
222 hex
223 default 0x4000000
224
Felix Held1032d222020-11-04 16:19:35 +0100225config MAX_CPUS
226 int
227 default 8
Felix Heldb77387f2021-04-23 22:16:04 +0200228 help
229 Maximum number of threads the platform can have.
Felix Held1032d222020-11-04 16:19:35 +0100230
Martin Roth5c354b92019-04-22 14:55:16 -0600231config VGA_BIOS_ID
232 string
Martin Roth86ba0d72020-02-05 16:46:30 -0700233 default "1002,15d8,c1"
Martin Roth5c354b92019-04-22 14:55:16 -0600234 help
235 The default VGA BIOS PCI vendor/device ID should be set to the
Felix Heldff014422023-02-14 23:07:21 +0100236 result of the map_oprom_vendev_rev() function in graphics.c.
Martin Roth5c354b92019-04-22 14:55:16 -0600237
238config VGA_BIOS_FILE
239 string
Raul E Rangelf39dab12020-05-13 16:46:57 -0600240 default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin"
Martin Roth5c354b92019-04-22 14:55:16 -0600241
Martin Roth86ba0d72020-02-05 16:46:30 -0700242config VGA_BIOS_SECOND
243 def_bool y
244
245config VGA_BIOS_SECOND_ID
246 string
247 default "1002,15dd,c4"
248 help
Felix Held23cae542023-02-28 17:02:50 +0100249 Some Dali and all Pollock APUs need a different VBIOS than some other
250 Dali and all Picasso APUs, but don't always have a different PCI
251 vendor/device IDs, so we need an alternate method to determine the
252 correct video BIOS. In map_oprom_vendev_rev(), we look at the return
253 value of soc_is_raven2() and decide which rom to load.
Martin Roth86ba0d72020-02-05 16:46:30 -0700254
255config VGA_BIOS_SECOND_FILE
256 string
257 default "3rdparty/amd_blobs/picasso/Raven2GenericVbios.bin"
258
259config CHECK_REV_IN_OPROM_NAME
260 bool
261 default y
262 help
263 Select this in the platform BIOS or chipset if the option rom has a
264 revision that needs to be checked when searching CBFS.
265
Martin Roth5c354b92019-04-22 14:55:16 -0600266config S3_VGA_ROM_RUN
267 bool
268 default n
269
Martin Roth5c354b92019-04-22 14:55:16 -0600270config SERIRQ_CONTINUOUS_MODE
271 bool
272 default n
273 help
274 Set this option to y for serial IRQ in continuous mode.
275 Otherwise it is in quiet mode.
276
Felix Helde7382992021-01-12 23:05:56 +0100277config CONSOLE_UART_BASE_ADDRESS
278 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
279 hex
280 default 0xfedc9000 if UART_FOR_CONSOLE = 0
281 default 0xfedca000 if UART_FOR_CONSOLE = 1
Felix Heldd614e852021-06-15 21:06:38 +0200282 default 0xfedce000 if UART_FOR_CONSOLE = 2
Felix Helde7382992021-01-12 23:05:56 +0100283 default 0xfedcf000 if UART_FOR_CONSOLE = 3
284
Martin Roth5c354b92019-04-22 14:55:16 -0600285config SMM_TSEG_SIZE
286 hex
Felix Helde22eef72021-02-10 22:22:07 +0100287 default 0x800000 if HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -0600288 default 0x0
289
290config SMM_RESERVED_SIZE
291 hex
Marshall Dawson3e2fabf2020-06-12 10:28:04 -0600292 default 0x180000
Martin Roth5c354b92019-04-22 14:55:16 -0600293
294config SMM_MODULE_STACK_SIZE
295 hex
296 default 0x800
297
Martin Roth5c354b92019-04-22 14:55:16 -0600298config ACPI_BERT
299 bool "Build ACPI BERT Table"
300 default y
301 depends on HAVE_ACPI_TABLES
302 help
303 Report Machine Check errors identified in POST to the OS in an
Marshall Dawson03743b72020-06-18 10:23:48 -0600304 ACPI Boot Error Record Table.
Martin Roth5c354b92019-04-22 14:55:16 -0600305
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700306config ACPI_BERT_SIZE
307 hex
Marshall Dawson03743b72020-06-18 10:23:48 -0600308 default 0x4000 if ACPI_BERT
309 default 0x0
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700310 help
311 Specify the amount of DRAM reserved for gathering the data used to
312 generate the ACPI table.
313
Furquan Shaikh40a38882020-05-01 10:43:48 -0700314config CHROMEOS
Rob Barnes5ac928d2020-07-07 16:16:12 -0600315 select ALWAYS_LOAD_OPROM
316 select ALWAYS_RUN_OPROM
Furquan Shaikh40a38882020-05-01 10:43:48 -0700317
Marshall Dawson62611412019-06-19 11:46:06 -0600318config RO_REGION_ONLY
319 string
Matt DeVillier1e54a182022-10-04 16:34:21 -0500320 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
Marshall Dawson62611412019-06-19 11:46:06 -0600321 default "apu/amdfw"
Martin Roth5c354b92019-04-22 14:55:16 -0600322
Marshall Dawson62611412019-06-19 11:46:06 -0600323config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
324 int
Martin Roth4017de02019-12-16 23:21:05 -0700325 default 150
Marshall Dawson62611412019-06-19 11:46:06 -0600326
Aaron Durbin1d0b99b2020-04-11 11:58:57 -0600327config DISABLE_SPI_FLASH_ROM_SHARING
328 def_bool n
329 help
330 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
331 which indicates a board level ROM transaction request. This
332 removes arbitration with board and assumes the chipset controls
333 the SPI flash bus entirely.
334
Felix Held27b295b2021-03-25 01:20:41 +0100335config DISABLE_KEYBOARD_RESET_PIN
336 bool
337 help
338 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
339 signal. When this pin is used as GPIO and the keyboard reset
340 functionality isn't disabled, configuring it as an output and driving
341 it as 0 will cause a reset.
342
Marshall Dawson00a22082020-01-20 23:05:31 -0700343config FSP_TEMP_RAM_SIZE
344 hex
Marshall Dawson00a22082020-01-20 23:05:31 -0700345 default 0x40000
346 help
347 The amount of coreboot-allocated heap and stack usage by the FSP.
348
Marshall Dawson62611412019-06-19 11:46:06 -0600349menu "PSP Configuration Options"
Martin Roth5c354b92019-04-22 14:55:16 -0600350
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800351config AMDFW_CONFIG_FILE
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700352 string
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800353 default "src/soc/amd/picasso/fw.cfg"
Martin Roth5c354b92019-04-22 14:55:16 -0600354
Marshall Dawson62611412019-06-19 11:46:06 -0600355config PSP_LOAD_MP2_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700356 bool
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700357 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600358 help
359 Include the MP2 firmwares and configuration into the PSP build.
360
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700361 If unsure, answer 'n'
Marshall Dawson62611412019-06-19 11:46:06 -0600362
363config PSP_LOAD_S0I3_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700364 bool
Furquan Shaikh30bc5b32020-04-23 18:02:53 -0700365 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600366 help
367 Select this item to include the S0i3 file into the PSP build.
368
369config HAVE_PSP_WHITELIST_FILE
370 bool "Include a debug whitelist file in PSP build"
371 default n
372 help
373 Support secured unlock prior to reset using a whitelisted
374 number? This feature requires a signed whitelist image and
375 bootloader from AMD.
376
377 If unsure, answer 'n'
378
379config PSP_WHITELIST_FILE
Martin Roth49b09a02020-02-20 13:54:06 -0700380 string "Debug whitelist file path"
Marshall Dawson62611412019-06-19 11:46:06 -0600381 depends on HAVE_PSP_WHITELIST_FILE
Raul E Rangelf39dab12020-05-13 16:46:57 -0600382 default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin"
Marshall Dawson62611412019-06-19 11:46:06 -0600383
Furquan Shaikh577db022020-04-24 15:52:04 -0700384config PSP_UNLOCK_SECURE_DEBUG
385 bool "Unlock secure debug"
386 default n
387 help
388 Select this item to enable secure debug options in PSP.
389
Martin Rothde498332020-09-01 11:00:28 -0600390config PSP_VERSTAGE_FILE
391 string "Specify the PSP_verstage file path"
392 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600393 default "\$(obj)/psp_verstage.bin"
Martin Rothde498332020-09-01 11:00:28 -0600394 help
395 Add psp_verstage file to the build & PSP Directory Table
396
Martin Rothfe87d762020-09-01 11:04:21 -0600397config PSP_VERSTAGE_SIGNING_TOKEN
398 string "Specify the PSP_verstage Signature Token file path"
399 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
400 default ""
401 help
402 Add psp_verstage signature token to the build & PSP Directory Table
403
Martin Rothfdad5ad2021-04-16 11:36:01 -0600404config PSP_SOFTFUSE_BITS
405 string "PSP Soft Fuse bits to enable"
406 default "28"
407 help
408 Space separated list of Soft Fuse bits to enable.
409 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
410 Bit 15: PSP post code destination: 0=LPC 1=eSPI
411 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
412
413 See #55758 (NDA) for additional bit definitions.
414
Marshall Dawson62611412019-06-19 11:46:06 -0600415endmenu
Martin Roth5c354b92019-04-22 14:55:16 -0600416
Martin Rothc7acf162020-05-28 00:44:50 -0600417config VBOOT
418 select VBOOT_VBNV_CMOS
Martin Rothe7e6c4e2020-07-15 11:54:14 -0600419 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Martin Rothc7acf162020-05-28 00:44:50 -0600420
421config VBOOT_STARTS_BEFORE_BOOTBLOCK
422 def_bool n
423 depends on VBOOT
424 select ARCH_VERSTAGE_ARMV7
425 help
426 Runs verstage on the PSP. Only available on
Jon Murphyc4e90452022-06-28 10:36:23 -0600427 certain ChromeOS branded parts from AMD.
Martin Rothc7acf162020-05-28 00:44:50 -0600428
Martin Roth5632c6b2020-10-28 11:52:30 -0600429config VBOOT_HASH_BLOCK_SIZE
430 hex
431 default 0x9000
432 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
433 help
434 Because the bulk of the time in psp_verstage to hash the RO cbfs is
435 spent in the overhead of doing svc calls, increasing the hash block
436 size significantly cuts the verstage hashing time as seen below.
437
438 4k takes 180ms
439 16k takes 44ms
440 32k takes 33.7ms
441 36k takes 32.5ms
442 There's actually still room for an even bigger stack, but we've
443 reached a point of diminishing returns.
444
Martin Roth50cca762020-08-13 11:06:18 -0600445config CMOS_RECOVERY_BYTE
446 hex
447 default 0x51
448 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
449 help
450 If the workbuf is not passed from the PSP to coreboot, set the
451 recovery flag and reboot. The PSP will read this byte, mark the
452 recovery request in VBNV, and reset the system into recovery mode.
453
454 This is the byte before the default first byte used by VBNV
455 (0x26 + 0x0E - 1)
456
Matt DeVillierf9fea862022-10-04 16:41:28 -0500457if VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth9aa8d112020-06-04 21:31:41 -0600458
459config RWA_REGION_ONLY
460 string
461 default "apu/amdfw_a"
462 help
463 Add a space-delimited list of filenames that should only be in the
464 RW-A section.
465
Matt DeVillierf9fea862022-10-04 16:41:28 -0500466endif # VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
467
468if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
469
Martin Roth9aa8d112020-06-04 21:31:41 -0600470config RWB_REGION_ONLY
471 string
472 default "apu/amdfw_b"
473 help
474 Add a space-delimited list of filenames that should only be in the
475 RW-B section.
476
Martin Roth9aa8d112020-06-04 21:31:41 -0600477endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
478
Martin Roth1f337622019-04-22 16:08:31 -0600479endif # SOC_AMD_PICASSO