blob: 92607a35302568165097bff4218bcbde6751d2cf [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
Martin Roth5c354b92019-04-22 14:55:16 -06002
Martin Roth1f337622019-04-22 16:08:31 -06003config SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06004 bool
5 help
Martin Roth1f337622019-04-22 16:08:31 -06006 AMD Picasso support
Martin Roth5c354b92019-04-22 14:55:16 -06007
Martin Roth1f337622019-04-22 16:08:31 -06008if SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06009
10config CPU_SPECIFIC_OPTIONS
11 def_bool y
12 select ARCH_BOOTBLOCK_X86_32
Martin Rothc7acf162020-05-28 00:44:50 -060013 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth5c354b92019-04-22 14:55:16 -060014 select ARCH_ROMSTAGE_X86_32
15 select ARCH_RAMSTAGE_X86_32
Angel Pons8e035e32021-06-22 12:58:20 +020016 select ARCH_X86
Felix Held46673222020-04-04 02:37:04 +020017 select RESET_VECTOR_IN_RAM
Martin Roth5c354b92019-04-22 14:55:16 -060018 select X86_AMD_FIXED_MTRRS
Marshall Dawson34c30562019-07-16 15:18:00 -060019 select X86_AMD_INIT_SIPI
Kyösti Mälkki3139c8d2020-06-28 16:33:33 +030020 select ACPI_SOC_NVS
Felix Helddfe253b2021-09-02 21:17:50 +020021 select ADD_FSP_BINARIES if USE_AMD_BLOBS
Martin Roth5c354b92019-04-22 14:55:16 -060022 select DRIVERS_I2C_DESIGNWARE
Raul E Rangel0357ab72020-07-09 12:08:58 -060023 select DRIVERS_USB_PCI_XHCI
Martin Roth5c354b92019-04-22 14:55:16 -060024 select GENERIC_GPIO_LIB
Furquan Shaikh8e915092020-06-17 23:15:35 -070025 select IDT_IN_EVERY_STAGE
Felix Helde697fd92021-01-18 15:10:43 +010026 select HAVE_ACPI_TABLES
Furquan Shaikh0eabe132020-04-28 21:57:07 -070027 select HAVE_EM100_SUPPORT
Martin Roth5c354b92019-04-22 14:55:16 -060028 select SOC_AMD_COMMON
Karthikeyan Ramasubramanian4520aa22021-04-23 11:42:19 -060029 select SOC_AMD_COMMON_BLOCK_ACP
Felix Held33c548b2021-01-27 20:34:24 +010030 select SOC_AMD_COMMON_BLOCK_ACPI
31 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Held18b51e92021-05-08 01:30:30 +020032 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Eric Lai65b0afe2021-04-09 11:50:48 +080033 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Gleneskf934fae2021-07-20 02:19:58 -070034 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held33c548b2021-01-27 20:34:24 +010035 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held21c46c02021-03-05 00:13:16 +010036 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held33c548b2021-01-27 20:34:24 +010037 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Helddba3fe72021-02-13 01:05:56 +010038 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held33c548b2021-01-27 20:34:24 +010039 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Furquan Shaikh702cf302020-05-09 18:30:51 -070040 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Martin Roth5c354b92019-04-22 14:55:16 -060041 select SOC_AMD_COMMON_BLOCK_HDA
Karthikeyan Ramasubramanian0dbea482021-03-08 23:23:50 -070042 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held33c548b2021-01-27 20:34:24 +010043 select SOC_AMD_COMMON_BLOCK_IOMMU
44 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020045 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Held33c548b2021-01-27 20:34:24 +010046 select SOC_AMD_COMMON_BLOCK_NONCAR
47 select SOC_AMD_COMMON_BLOCK_PCI
Raul E Rangel48314112021-05-10 14:55:11 -060048 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Felix Held0d2c0012021-04-12 23:44:14 +020049 select SOC_AMD_COMMON_BLOCK_PM
50 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held33c548b2021-01-27 20:34:24 +010051 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth5c354b92019-04-22 14:55:16 -060052 select SOC_AMD_COMMON_BLOCK_SATA
Aaron Durbin3d2e18a2020-01-28 11:20:05 -070053 select SOC_AMD_COMMON_BLOCK_SMBUS
Felix Held161d8092020-12-01 18:17:42 +010054 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010055 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held60a46432020-11-12 00:14:16 +010056 select SOC_AMD_COMMON_BLOCK_SMU
Felix Held33c548b2021-01-27 20:34:24 +010057 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held2f5c7592020-12-04 17:31:10 +010058 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held6f8f9c92020-12-09 21:36:56 +010059 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel394c6b02021-02-12 14:37:43 -070060 select SOC_AMD_COMMON_BLOCK_UCODE
Nikolai Vyssotskia289cdd2021-04-28 18:09:29 -050061 select SOC_AMD_COMMON_FSP_DMI_TABLES
Aaron Durbin1d0b99b2020-04-11 11:58:57 -060062 select PROVIDES_ROM_SHARING
Martin Roth5c354b92019-04-22 14:55:16 -060063 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Martin Roth5c354b92019-04-22 14:55:16 -060064 select PARALLEL_MP_AP_WORK
65 select HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -060066 select SSE2
67 select RTC
Marshall Dawson00a22082020-01-20 23:05:31 -070068 select PLATFORM_USES_FSP2_0
Furquan Shaikhc3063c52020-05-28 11:58:20 -070069 select FSP_COMPRESS_FSP_M_LZMA
70 select FSP_COMPRESS_FSP_S_LZMA
Marshall Dawson00a22082020-01-20 23:05:31 -070071 select UDK_2017_BINDING
72 select HAVE_CF9_RESET
Raul E Rangel394c6b02021-02-12 14:37:43 -070073
Angel Pons6f5a6582021-06-22 15:18:07 +020074config ARCH_ALL_STAGES_X86
75 default n
76
Raul E Rangel394c6b02021-02-12 14:37:43 -070077config SOC_AMD_COMMON_BLOCK_UCODE_SIZE
78 default 3200
Martin Roth5c354b92019-04-22 14:55:16 -060079
Felix Heldc4eb45f2021-02-13 02:36:02 +010080config CHIPSET_DEVICETREE
81 string
82 default "soc/amd/picasso/chipset.cb"
83
Felix Held3cc3d812020-06-17 16:16:08 +020084config FSP_M_FILE
85 string "FSP-M (memory init) binary path and filename"
86 depends on ADD_FSP_BINARIES
87 default "3rdparty/amd_blobs/picasso/PICASSO_M.fd"
88 help
89 The path and filename of the FSP-M binary for this platform.
90
91config FSP_S_FILE
92 string "FSP-S (silicon init) binary path and filename"
93 depends on ADD_FSP_BINARIES
94 default "3rdparty/amd_blobs/picasso/PICASSO_S.fd"
95 help
96 The path and filename of the FSP-S binary for this platform.
97
Furquan Shaikhbc456502020-06-10 16:37:23 -070098config EARLY_RESERVED_DRAM_BASE
99 hex
100 default 0x2000000
101 help
102 This variable defines the base address of the DRAM which is reserved
103 for usage by coreboot in early stages (i.e. before ramstage is up).
104 This memory gets reserved in BIOS tables to ensure that the OS does
105 not use it, thus preventing corruption of OS memory in case of S3
106 resume.
107
108config EARLYRAM_BSP_STACK_SIZE
109 hex
110 default 0x1000
111
112config PSP_APOB_DRAM_ADDRESS
113 hex
114 default 0x2001000
115 help
116 Location in DRAM where the PSP will copy the AGESA PSP Output
117 Block.
118
119config PSP_SHAREDMEM_BASE
120 hex
121 default 0x2011000 if VBOOT
122 default 0x0
123 help
124 This variable defines the base address in DRAM memory where PSP copies
Kangheui Won6b36c832021-04-21 14:48:14 +1000125 the vboot workbuf. This is used in the linker script to have a static
Furquan Shaikhbc456502020-06-10 16:37:23 -0700126 allocation for the buffer as well as for adding relevant entries in
Kangheui Won6b36c832021-04-21 14:48:14 +1000127 the BIOS directory table for the PSP.
Furquan Shaikhbc456502020-06-10 16:37:23 -0700128
129config PSP_SHAREDMEM_SIZE
130 hex
131 default 0x8000 if VBOOT
132 default 0x0
133 help
134 Sets the maximum size for the PSP to pass the vboot workbuf and
135 any logs or timestamps back to coreboot. This will be copied
136 into main memory by the PSP and will be available when the x86 is
137 started. The workbuf's base depends on the address of the reset
138 vector.
139
Martin Roth5c354b92019-04-22 14:55:16 -0600140config PRERAM_CBMEM_CONSOLE_SIZE
141 hex
142 default 0x1600
143 help
144 Increase this value if preram cbmem console is getting truncated
145
Kangheui Won4020aa72021-05-20 09:56:39 +1000146config CBFS_MCACHE_SIZE
147 hex
148 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
149
Furquan Shaikhbc456502020-06-10 16:37:23 -0700150config C_ENV_BOOTBLOCK_SIZE
151 hex
152 default 0x10000
153 help
154 Sets the size of the bootblock stage that should be loaded in DRAM.
155 This variable controls the DRAM allocation size in linker script
156 for bootblock stage.
157
Furquan Shaikhbc456502020-06-10 16:37:23 -0700158config ROMSTAGE_ADDR
159 hex
160 default 0x2040000
161 help
162 Sets the address in DRAM where romstage should be loaded.
163
164config ROMSTAGE_SIZE
165 hex
166 default 0x80000
167 help
168 Sets the size of DRAM allocation for romstage in linker script.
169
170config FSP_M_ADDR
171 hex
172 default 0x20C0000
173 help
174 Sets the address in DRAM where FSP-M should be loaded. cbfstool
175 performs relocation of FSP-M to this address.
176
177config FSP_M_SIZE
178 hex
Felix Held779eeb22021-09-16 18:11:04 +0200179 default 0xC0000
Furquan Shaikhbc456502020-06-10 16:37:23 -0700180 help
181 Sets the size of DRAM allocation for FSP-M in linker script.
182
183config VERSTAGE_ADDR
184 hex
185 depends on VBOOT_SEPARATE_VERSTAGE
Felix Held779eeb22021-09-16 18:11:04 +0200186 default 0x2180000
Furquan Shaikhbc456502020-06-10 16:37:23 -0700187 help
188 Sets the address in DRAM where verstage should be loaded if running
189 as a separate stage on x86.
190
191config VERSTAGE_SIZE
192 hex
193 depends on VBOOT_SEPARATE_VERSTAGE
194 default 0x80000
195 help
196 Sets the size of DRAM allocation for verstage in linker script if
197 running as a separate stage on x86.
198
199config RAMBASE
200 hex
201 default 0x10000000
202
Shelley Chen4e9bb332021-10-20 15:43:45 -0700203config ECAM_MMCONF_BASE_ADDRESS
Martin Roth5c354b92019-04-22 14:55:16 -0600204 default 0xF8000000
205
Shelley Chen4e9bb332021-10-20 15:43:45 -0700206config ECAM_MMCONF_BUS_NUMBER
Martin Roth5c354b92019-04-22 14:55:16 -0600207 default 64
208
Raul E Rangel5f52c0e2020-05-13 13:22:48 -0600209config VERSTAGE_ADDR
210 hex
211 default 0x4000000
212
Felix Held1032d222020-11-04 16:19:35 +0100213config MAX_CPUS
214 int
215 default 8
Felix Heldb77387f2021-04-23 22:16:04 +0200216 help
217 Maximum number of threads the platform can have.
Felix Held1032d222020-11-04 16:19:35 +0100218
Martin Roth5c354b92019-04-22 14:55:16 -0600219config VGA_BIOS_ID
220 string
Martin Roth86ba0d72020-02-05 16:46:30 -0700221 default "1002,15d8,c1"
Martin Roth5c354b92019-04-22 14:55:16 -0600222 help
223 The default VGA BIOS PCI vendor/device ID should be set to the
Martin Roth86ba0d72020-02-05 16:46:30 -0700224 result of the map_oprom_vendev_rev() function in northbridge.c.
Martin Roth5c354b92019-04-22 14:55:16 -0600225
226config VGA_BIOS_FILE
227 string
Raul E Rangelf39dab12020-05-13 16:46:57 -0600228 default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin"
Martin Roth5c354b92019-04-22 14:55:16 -0600229
Martin Roth86ba0d72020-02-05 16:46:30 -0700230config VGA_BIOS_SECOND
231 def_bool y
232
233config VGA_BIOS_SECOND_ID
234 string
235 default "1002,15dd,c4"
236 help
237 Because Dali and Picasso need different video BIOSes, but have the
238 same vendor/device IDs, we need an alternate method to determine the
239 correct video BIOS. In map_oprom_vendev_rev(), we look at the cpuid
240 and decide which rom to load.
241
242 Even though the hardware has the same vendor/device IDs, the vBIOS
243 contains a *different* device ID, confusing the situation even more.
244
245config VGA_BIOS_SECOND_FILE
246 string
247 default "3rdparty/amd_blobs/picasso/Raven2GenericVbios.bin"
248
249config CHECK_REV_IN_OPROM_NAME
250 bool
251 default y
252 help
253 Select this in the platform BIOS or chipset if the option rom has a
254 revision that needs to be checked when searching CBFS.
255
Martin Roth5c354b92019-04-22 14:55:16 -0600256config S3_VGA_ROM_RUN
257 bool
258 default n
259
260config HEAP_SIZE
261 hex
262 default 0xc0000
263
Martin Roth5c354b92019-04-22 14:55:16 -0600264config SERIRQ_CONTINUOUS_MODE
265 bool
266 default n
267 help
268 Set this option to y for serial IRQ in continuous mode.
269 Otherwise it is in quiet mode.
270
Felix Helde7382992021-01-12 23:05:56 +0100271config CONSOLE_UART_BASE_ADDRESS
272 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
273 hex
274 default 0xfedc9000 if UART_FOR_CONSOLE = 0
275 default 0xfedca000 if UART_FOR_CONSOLE = 1
Felix Heldd614e852021-06-15 21:06:38 +0200276 default 0xfedce000 if UART_FOR_CONSOLE = 2
Felix Helde7382992021-01-12 23:05:56 +0100277 default 0xfedcf000 if UART_FOR_CONSOLE = 3
278
Martin Roth5c354b92019-04-22 14:55:16 -0600279config SMM_TSEG_SIZE
280 hex
Felix Helde22eef72021-02-10 22:22:07 +0100281 default 0x800000 if HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -0600282 default 0x0
283
284config SMM_RESERVED_SIZE
285 hex
Marshall Dawson3e2fabf2020-06-12 10:28:04 -0600286 default 0x180000
Martin Roth5c354b92019-04-22 14:55:16 -0600287
288config SMM_MODULE_STACK_SIZE
289 hex
290 default 0x800
291
292config ACPI_CPU_STRING
293 string
Jason Gleneskf2a59a42020-08-10 00:58:37 -0700294 default "\\_SB.C%03d"
Martin Roth5c354b92019-04-22 14:55:16 -0600295
296config ACPI_BERT
297 bool "Build ACPI BERT Table"
298 default y
299 depends on HAVE_ACPI_TABLES
300 help
301 Report Machine Check errors identified in POST to the OS in an
Marshall Dawson03743b72020-06-18 10:23:48 -0600302 ACPI Boot Error Record Table.
Martin Roth5c354b92019-04-22 14:55:16 -0600303
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700304config ACPI_BERT_SIZE
305 hex
Marshall Dawson03743b72020-06-18 10:23:48 -0600306 default 0x4000 if ACPI_BERT
307 default 0x0
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700308 help
309 Specify the amount of DRAM reserved for gathering the data used to
310 generate the ACPI table.
311
Jason Gleneskbc521432020-09-14 05:22:47 -0700312config ACPI_SSDT_PSD_INDEPENDENT
313 bool "Allow core p-state independent transitions"
314 default y
315 help
316 AMD recommends the ACPI _PSD object to be configured to cause
317 cores to transition between p-states independently. A vendor may
318 choose to generate _PSD object to allow cores to transition together.
319
Furquan Shaikh40a38882020-05-01 10:43:48 -0700320config CHROMEOS
Rob Barnes5ac928d2020-07-07 16:16:12 -0600321 select ALWAYS_LOAD_OPROM
322 select ALWAYS_RUN_OPROM
Furquan Shaikh40a38882020-05-01 10:43:48 -0700323
Marshall Dawson62611412019-06-19 11:46:06 -0600324config RO_REGION_ONLY
325 string
326 depends on CHROMEOS
327 default "apu/amdfw"
Martin Roth5c354b92019-04-22 14:55:16 -0600328
Marshall Dawson62611412019-06-19 11:46:06 -0600329config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
330 int
Martin Roth4017de02019-12-16 23:21:05 -0700331 default 150
Marshall Dawson62611412019-06-19 11:46:06 -0600332
Aaron Durbin1d0b99b2020-04-11 11:58:57 -0600333config DISABLE_SPI_FLASH_ROM_SHARING
334 def_bool n
335 help
336 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
337 which indicates a board level ROM transaction request. This
338 removes arbitration with board and assumes the chipset controls
339 the SPI flash bus entirely.
340
Felix Held27b295b2021-03-25 01:20:41 +0100341config DISABLE_KEYBOARD_RESET_PIN
342 bool
343 help
344 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
345 signal. When this pin is used as GPIO and the keyboard reset
346 functionality isn't disabled, configuring it as an output and driving
347 it as 0 will cause a reset.
348
Marshall Dawson00a22082020-01-20 23:05:31 -0700349config FSP_TEMP_RAM_SIZE
350 hex
Marshall Dawson00a22082020-01-20 23:05:31 -0700351 default 0x40000
352 help
353 The amount of coreboot-allocated heap and stack usage by the FSP.
354
Marshall Dawson62611412019-06-19 11:46:06 -0600355menu "PSP Configuration Options"
Martin Roth5c354b92019-04-22 14:55:16 -0600356
Martin Roth5c354b92019-04-22 14:55:16 -0600357config AMD_FWM_POSITION_INDEX
358 int "Firmware Directory Table location (0 to 5)"
359 range 0 5
360 default 0 if BOARD_ROMSIZE_KB_512
361 default 1 if BOARD_ROMSIZE_KB_1024
362 default 2 if BOARD_ROMSIZE_KB_2048
363 default 3 if BOARD_ROMSIZE_KB_4096
364 default 4 if BOARD_ROMSIZE_KB_8192
365 default 5 if BOARD_ROMSIZE_KB_16384
366 help
367 Typically this is calculated by the ROM size, but there may
368 be situations where you want to put the firmware directory
369 table in a different location.
370 0: 512 KB - 0xFFFA0000
371 1: 1 MB - 0xFFF20000
372 2: 2 MB - 0xFFE20000
373 3: 4 MB - 0xFFC20000
374 4: 8 MB - 0xFF820000
375 5: 16 MB - 0xFF020000
376
377comment "AMD Firmware Directory Table set to location for 512KB ROM"
378 depends on AMD_FWM_POSITION_INDEX = 0
379comment "AMD Firmware Directory Table set to location for 1MB ROM"
380 depends on AMD_FWM_POSITION_INDEX = 1
381comment "AMD Firmware Directory Table set to location for 2MB ROM"
382 depends on AMD_FWM_POSITION_INDEX = 2
383comment "AMD Firmware Directory Table set to location for 4MB ROM"
384 depends on AMD_FWM_POSITION_INDEX = 3
385comment "AMD Firmware Directory Table set to location for 8MB ROM"
386 depends on AMD_FWM_POSITION_INDEX = 4
387comment "AMD Firmware Directory Table set to location for 16MB ROM"
388 depends on AMD_FWM_POSITION_INDEX = 5
389
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800390config AMDFW_CONFIG_FILE
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700391 string
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800392 default "src/soc/amd/picasso/fw.cfg"
Martin Roth5c354b92019-04-22 14:55:16 -0600393
Marshall Dawson62611412019-06-19 11:46:06 -0600394config PSP_LOAD_MP2_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700395 bool
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700396 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600397 help
398 Include the MP2 firmwares and configuration into the PSP build.
399
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700400 If unsure, answer 'n'
Marshall Dawson62611412019-06-19 11:46:06 -0600401
402config PSP_LOAD_S0I3_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700403 bool
Furquan Shaikh30bc5b32020-04-23 18:02:53 -0700404 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600405 help
406 Select this item to include the S0i3 file into the PSP build.
407
408config HAVE_PSP_WHITELIST_FILE
409 bool "Include a debug whitelist file in PSP build"
410 default n
411 help
412 Support secured unlock prior to reset using a whitelisted
413 number? This feature requires a signed whitelist image and
414 bootloader from AMD.
415
416 If unsure, answer 'n'
417
418config PSP_WHITELIST_FILE
Martin Roth49b09a02020-02-20 13:54:06 -0700419 string "Debug whitelist file path"
Marshall Dawson62611412019-06-19 11:46:06 -0600420 depends on HAVE_PSP_WHITELIST_FILE
Raul E Rangelf39dab12020-05-13 16:46:57 -0600421 default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin"
Marshall Dawson62611412019-06-19 11:46:06 -0600422
Furquan Shaikh577db022020-04-24 15:52:04 -0700423config PSP_UNLOCK_SECURE_DEBUG
424 bool "Unlock secure debug"
425 default n
426 help
427 Select this item to enable secure debug options in PSP.
428
Martin Rothde498332020-09-01 11:00:28 -0600429config PSP_VERSTAGE_FILE
430 string "Specify the PSP_verstage file path"
431 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600432 default "\$(obj)/psp_verstage.bin"
Martin Rothde498332020-09-01 11:00:28 -0600433 help
434 Add psp_verstage file to the build & PSP Directory Table
435
Martin Rothfe87d762020-09-01 11:04:21 -0600436config PSP_VERSTAGE_SIGNING_TOKEN
437 string "Specify the PSP_verstage Signature Token file path"
438 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
439 default ""
440 help
441 Add psp_verstage signature token to the build & PSP Directory Table
442
Martin Rothfdad5ad2021-04-16 11:36:01 -0600443config PSP_SOFTFUSE_BITS
444 string "PSP Soft Fuse bits to enable"
445 default "28"
446 help
447 Space separated list of Soft Fuse bits to enable.
448 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
449 Bit 15: PSP post code destination: 0=LPC 1=eSPI
450 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
451
452 See #55758 (NDA) for additional bit definitions.
453
Marshall Dawson62611412019-06-19 11:46:06 -0600454endmenu
Martin Roth5c354b92019-04-22 14:55:16 -0600455
Martin Rothc7acf162020-05-28 00:44:50 -0600456config VBOOT
457 select VBOOT_VBNV_CMOS
Martin Rothe7e6c4e2020-07-15 11:54:14 -0600458 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Martin Rothc7acf162020-05-28 00:44:50 -0600459
460config VBOOT_STARTS_BEFORE_BOOTBLOCK
461 def_bool n
462 depends on VBOOT
463 select ARCH_VERSTAGE_ARMV7
464 help
465 Runs verstage on the PSP. Only available on
466 certain Chrome OS branded parts from AMD.
467
Martin Roth5632c6b2020-10-28 11:52:30 -0600468config VBOOT_HASH_BLOCK_SIZE
469 hex
470 default 0x9000
471 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
472 help
473 Because the bulk of the time in psp_verstage to hash the RO cbfs is
474 spent in the overhead of doing svc calls, increasing the hash block
475 size significantly cuts the verstage hashing time as seen below.
476
477 4k takes 180ms
478 16k takes 44ms
479 32k takes 33.7ms
480 36k takes 32.5ms
481 There's actually still room for an even bigger stack, but we've
482 reached a point of diminishing returns.
483
Martin Roth50cca762020-08-13 11:06:18 -0600484config CMOS_RECOVERY_BYTE
485 hex
486 default 0x51
487 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
488 help
489 If the workbuf is not passed from the PSP to coreboot, set the
490 recovery flag and reboot. The PSP will read this byte, mark the
491 recovery request in VBNV, and reset the system into recovery mode.
492
493 This is the byte before the default first byte used by VBNV
494 (0x26 + 0x0E - 1)
495
Martin Roth9aa8d112020-06-04 21:31:41 -0600496if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
497
498config RWA_REGION_ONLY
499 string
500 default "apu/amdfw_a"
501 help
502 Add a space-delimited list of filenames that should only be in the
503 RW-A section.
504
505config RWB_REGION_ONLY
506 string
507 default "apu/amdfw_b"
508 help
509 Add a space-delimited list of filenames that should only be in the
510 RW-B section.
511
512config PICASSO_FW_A_POSITION
513 hex
514 help
515 Location of the AMD firmware in the RW_A region
516
517config PICASSO_FW_B_POSITION
518 hex
519 help
520 Location of the AMD firmware in the RW_B region
521
522endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
523
Martin Roth1f337622019-04-22 16:08:31 -0600524endif # SOC_AMD_PICASSO