blob: e8528268c9906d985affe4ba406792ab8b81c286 [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
Martin Roth5c354b92019-04-22 14:55:16 -06002
Martin Roth1f337622019-04-22 16:08:31 -06003config SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06004 bool
5 help
Martin Roth1f337622019-04-22 16:08:31 -06006 AMD Picasso support
Martin Roth5c354b92019-04-22 14:55:16 -06007
Martin Roth1f337622019-04-22 16:08:31 -06008if SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06009
10config CPU_SPECIFIC_OPTIONS
11 def_bool y
Subrata Banik34f26b22022-02-10 12:38:02 +053012 select ACPI_SOC_NVS
13 select ADD_FSP_BINARIES if USE_AMD_BLOBS
Martin Roth5c354b92019-04-22 14:55:16 -060014 select ARCH_BOOTBLOCK_X86_32
Martin Rothc7acf162020-05-28 00:44:50 -060015 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth5c354b92019-04-22 14:55:16 -060016 select ARCH_ROMSTAGE_X86_32
17 select ARCH_RAMSTAGE_X86_32
Angel Pons8e035e32021-06-22 12:58:20 +020018 select ARCH_X86
Subrata Banik34f26b22022-02-10 12:38:02 +053019 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Raul E Rangelb1a0fce2022-01-11 13:02:07 -070020 select CONSOLE_CBMEM_PRINT_PRE_BOOTBLOCK_CONTENTS if VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel0357ab72020-07-09 12:08:58 -060021 select DRIVERS_USB_PCI_XHCI
Subrata Banik34f26b22022-02-10 12:38:02 +053022 select FSP_COMPRESS_FSP_M_LZMA
23 select FSP_COMPRESS_FSP_S_LZMA
Martin Roth5c354b92019-04-22 14:55:16 -060024 select GENERIC_GPIO_LIB
Felix Helde697fd92021-01-18 15:10:43 +010025 select HAVE_ACPI_TABLES
Subrata Banik34f26b22022-02-10 12:38:02 +053026 select HAVE_CF9_RESET
Furquan Shaikh0eabe132020-04-28 21:57:07 -070027 select HAVE_EM100_SUPPORT
Subrata Banik34f26b22022-02-10 12:38:02 +053028 select HAVE_SMI_HANDLER
29 select IDT_IN_EVERY_STAGE
Martin Rothbcb610a2022-10-29 13:31:54 -060030 select NO_DDR5
31 select NO_DDR3
32 select NO_DDR2
33 select NO_LPDDR4
Subrata Banik34f26b22022-02-10 12:38:02 +053034 select PARALLEL_MP_AP_WORK
35 select PLATFORM_USES_FSP2_0
36 select PROVIDES_ROM_SHARING
37 select RESET_VECTOR_IN_RAM
38 select RTC
Martin Roth5c354b92019-04-22 14:55:16 -060039 select SOC_AMD_COMMON
Fred Reitberger6f0b5b32022-02-08 11:55:48 -050040 select SOC_AMD_COMMON_BLOCK_ACP_GEN1
Felix Held33c548b2021-01-27 20:34:24 +010041 select SOC_AMD_COMMON_BLOCK_ACPI
42 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Held18b51e92021-05-08 01:30:30 +020043 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Eric Lai65b0afe2021-04-09 11:50:48 +080044 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Gleneskf934fae2021-07-20 02:19:58 -070045 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held33c548b2021-01-27 20:34:24 +010046 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held21c46c02021-03-05 00:13:16 +010047 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held33c548b2021-01-27 20:34:24 +010048 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Helddba3fe72021-02-13 01:05:56 +010049 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held33c548b2021-01-27 20:34:24 +010050 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Furquan Shaikh702cf302020-05-09 18:30:51 -070051 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Martin Roth5c354b92019-04-22 14:55:16 -060052 select SOC_AMD_COMMON_BLOCK_HDA
Karthikeyan Ramasubramanian0dbea482021-03-08 23:23:50 -070053 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held556d1cc2022-02-02 22:11:52 +010054 select SOC_AMD_COMMON_BLOCK_I2C_PAD_CTRL
Felix Held33c548b2021-01-27 20:34:24 +010055 select SOC_AMD_COMMON_BLOCK_IOMMU
56 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020057 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Held33c548b2021-01-27 20:34:24 +010058 select SOC_AMD_COMMON_BLOCK_NONCAR
59 select SOC_AMD_COMMON_BLOCK_PCI
Raul E Rangel48314112021-05-10 14:55:11 -060060 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Felix Held0d2c0012021-04-12 23:44:14 +020061 select SOC_AMD_COMMON_BLOCK_PM
62 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held33c548b2021-01-27 20:34:24 +010063 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth5c354b92019-04-22 14:55:16 -060064 select SOC_AMD_COMMON_BLOCK_SATA
Aaron Durbin3d2e18a2020-01-28 11:20:05 -070065 select SOC_AMD_COMMON_BLOCK_SMBUS
Felix Held161d8092020-12-01 18:17:42 +010066 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010067 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held60a46432020-11-12 00:14:16 +010068 select SOC_AMD_COMMON_BLOCK_SMU
Felix Held33c548b2021-01-27 20:34:24 +010069 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held2f5c7592020-12-04 17:31:10 +010070 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held6f8f9c92020-12-09 21:36:56 +010071 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel394c6b02021-02-12 14:37:43 -070072 select SOC_AMD_COMMON_BLOCK_UCODE
Nikolai Vyssotskia289cdd2021-04-28 18:09:29 -050073 select SOC_AMD_COMMON_FSP_DMI_TABLES
Martin Roth5c354b92019-04-22 14:55:16 -060074 select SSE2
Marshall Dawson00a22082020-01-20 23:05:31 -070075 select UDK_2017_BINDING
Martin Rothbcb610a2022-10-29 13:31:54 -060076 select USE_DDR4
Subrata Banik34f26b22022-02-10 12:38:02 +053077 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
78 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
79 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
80 select X86_AMD_FIXED_MTRRS
81 select X86_INIT_NEED_1_SIPI
Raul E Rangel394c6b02021-02-12 14:37:43 -070082
Angel Pons6f5a6582021-06-22 15:18:07 +020083config ARCH_ALL_STAGES_X86
84 default n
85
Felix Heldc4eb45f2021-02-13 02:36:02 +010086config CHIPSET_DEVICETREE
87 string
88 default "soc/amd/picasso/chipset.cb"
89
Felix Held3cc3d812020-06-17 16:16:08 +020090config FSP_M_FILE
91 string "FSP-M (memory init) binary path and filename"
92 depends on ADD_FSP_BINARIES
93 default "3rdparty/amd_blobs/picasso/PICASSO_M.fd"
94 help
95 The path and filename of the FSP-M binary for this platform.
96
97config FSP_S_FILE
98 string "FSP-S (silicon init) binary path and filename"
99 depends on ADD_FSP_BINARIES
100 default "3rdparty/amd_blobs/picasso/PICASSO_S.fd"
101 help
102 The path and filename of the FSP-S binary for this platform.
103
Furquan Shaikhbc456502020-06-10 16:37:23 -0700104config EARLY_RESERVED_DRAM_BASE
105 hex
106 default 0x2000000
107 help
108 This variable defines the base address of the DRAM which is reserved
109 for usage by coreboot in early stages (i.e. before ramstage is up).
110 This memory gets reserved in BIOS tables to ensure that the OS does
111 not use it, thus preventing corruption of OS memory in case of S3
112 resume.
113
114config EARLYRAM_BSP_STACK_SIZE
115 hex
116 default 0x1000
117
118config PSP_APOB_DRAM_ADDRESS
119 hex
120 default 0x2001000
121 help
122 Location in DRAM where the PSP will copy the AGESA PSP Output
123 Block.
124
Fred Reitberger475e2822022-07-14 11:06:30 -0400125config PSP_APOB_DRAM_SIZE
126 hex
127 default 0x10000
128
Furquan Shaikhbc456502020-06-10 16:37:23 -0700129config PSP_SHAREDMEM_BASE
130 hex
131 default 0x2011000 if VBOOT
132 default 0x0
133 help
134 This variable defines the base address in DRAM memory where PSP copies
Kangheui Won6b36c832021-04-21 14:48:14 +1000135 the vboot workbuf. This is used in the linker script to have a static
Furquan Shaikhbc456502020-06-10 16:37:23 -0700136 allocation for the buffer as well as for adding relevant entries in
Kangheui Won6b36c832021-04-21 14:48:14 +1000137 the BIOS directory table for the PSP.
Furquan Shaikhbc456502020-06-10 16:37:23 -0700138
139config PSP_SHAREDMEM_SIZE
140 hex
141 default 0x8000 if VBOOT
142 default 0x0
143 help
144 Sets the maximum size for the PSP to pass the vboot workbuf and
145 any logs or timestamps back to coreboot. This will be copied
146 into main memory by the PSP and will be available when the x86 is
147 started. The workbuf's base depends on the address of the reset
148 vector.
149
Raul E Rangel86302a82022-01-18 15:29:54 -0700150config PRE_X86_CBMEM_CONSOLE_SIZE
151 hex
152 default 0x1600
153 help
154 Size of the CBMEM console used in PSP verstage.
155
Martin Roth5c354b92019-04-22 14:55:16 -0600156config PRERAM_CBMEM_CONSOLE_SIZE
157 hex
158 default 0x1600
159 help
160 Increase this value if preram cbmem console is getting truncated
161
Kangheui Won4020aa72021-05-20 09:56:39 +1000162config CBFS_MCACHE_SIZE
163 hex
164 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
165
Furquan Shaikhbc456502020-06-10 16:37:23 -0700166config C_ENV_BOOTBLOCK_SIZE
167 hex
168 default 0x10000
169 help
170 Sets the size of the bootblock stage that should be loaded in DRAM.
171 This variable controls the DRAM allocation size in linker script
172 for bootblock stage.
173
Furquan Shaikhbc456502020-06-10 16:37:23 -0700174config ROMSTAGE_ADDR
175 hex
176 default 0x2040000
177 help
178 Sets the address in DRAM where romstage should be loaded.
179
180config ROMSTAGE_SIZE
181 hex
182 default 0x80000
183 help
184 Sets the size of DRAM allocation for romstage in linker script.
185
186config FSP_M_ADDR
187 hex
188 default 0x20C0000
189 help
190 Sets the address in DRAM where FSP-M should be loaded. cbfstool
191 performs relocation of FSP-M to this address.
192
193config FSP_M_SIZE
194 hex
Felix Held779eeb22021-09-16 18:11:04 +0200195 default 0xC0000
Furquan Shaikhbc456502020-06-10 16:37:23 -0700196 help
197 Sets the size of DRAM allocation for FSP-M in linker script.
198
199config VERSTAGE_ADDR
200 hex
201 depends on VBOOT_SEPARATE_VERSTAGE
Felix Held779eeb22021-09-16 18:11:04 +0200202 default 0x2180000
Furquan Shaikhbc456502020-06-10 16:37:23 -0700203 help
204 Sets the address in DRAM where verstage should be loaded if running
205 as a separate stage on x86.
206
207config VERSTAGE_SIZE
208 hex
209 depends on VBOOT_SEPARATE_VERSTAGE
210 default 0x80000
211 help
212 Sets the size of DRAM allocation for verstage in linker script if
213 running as a separate stage on x86.
214
Shelley Chen4e9bb332021-10-20 15:43:45 -0700215config ECAM_MMCONF_BASE_ADDRESS
Martin Roth5c354b92019-04-22 14:55:16 -0600216 default 0xF8000000
217
Shelley Chen4e9bb332021-10-20 15:43:45 -0700218config ECAM_MMCONF_BUS_NUMBER
Martin Roth5c354b92019-04-22 14:55:16 -0600219 default 64
220
Raul E Rangel5f52c0e2020-05-13 13:22:48 -0600221config VERSTAGE_ADDR
222 hex
223 default 0x4000000
224
Felix Held1032d222020-11-04 16:19:35 +0100225config MAX_CPUS
226 int
227 default 8
Felix Heldb77387f2021-04-23 22:16:04 +0200228 help
229 Maximum number of threads the platform can have.
Felix Held1032d222020-11-04 16:19:35 +0100230
Martin Roth5c354b92019-04-22 14:55:16 -0600231config VGA_BIOS_ID
232 string
Martin Roth86ba0d72020-02-05 16:46:30 -0700233 default "1002,15d8,c1"
Martin Roth5c354b92019-04-22 14:55:16 -0600234 help
235 The default VGA BIOS PCI vendor/device ID should be set to the
Martin Roth86ba0d72020-02-05 16:46:30 -0700236 result of the map_oprom_vendev_rev() function in northbridge.c.
Martin Roth5c354b92019-04-22 14:55:16 -0600237
238config VGA_BIOS_FILE
239 string
Raul E Rangelf39dab12020-05-13 16:46:57 -0600240 default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin"
Martin Roth5c354b92019-04-22 14:55:16 -0600241
Martin Roth86ba0d72020-02-05 16:46:30 -0700242config VGA_BIOS_SECOND
243 def_bool y
244
245config VGA_BIOS_SECOND_ID
246 string
247 default "1002,15dd,c4"
248 help
249 Because Dali and Picasso need different video BIOSes, but have the
250 same vendor/device IDs, we need an alternate method to determine the
251 correct video BIOS. In map_oprom_vendev_rev(), we look at the cpuid
252 and decide which rom to load.
253
254 Even though the hardware has the same vendor/device IDs, the vBIOS
255 contains a *different* device ID, confusing the situation even more.
256
257config VGA_BIOS_SECOND_FILE
258 string
259 default "3rdparty/amd_blobs/picasso/Raven2GenericVbios.bin"
260
261config CHECK_REV_IN_OPROM_NAME
262 bool
263 default y
264 help
265 Select this in the platform BIOS or chipset if the option rom has a
266 revision that needs to be checked when searching CBFS.
267
Martin Roth5c354b92019-04-22 14:55:16 -0600268config S3_VGA_ROM_RUN
269 bool
270 default n
271
272config HEAP_SIZE
273 hex
274 default 0xc0000
275
Martin Roth5c354b92019-04-22 14:55:16 -0600276config SERIRQ_CONTINUOUS_MODE
277 bool
278 default n
279 help
280 Set this option to y for serial IRQ in continuous mode.
281 Otherwise it is in quiet mode.
282
Felix Helde7382992021-01-12 23:05:56 +0100283config CONSOLE_UART_BASE_ADDRESS
284 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
285 hex
286 default 0xfedc9000 if UART_FOR_CONSOLE = 0
287 default 0xfedca000 if UART_FOR_CONSOLE = 1
Felix Heldd614e852021-06-15 21:06:38 +0200288 default 0xfedce000 if UART_FOR_CONSOLE = 2
Felix Helde7382992021-01-12 23:05:56 +0100289 default 0xfedcf000 if UART_FOR_CONSOLE = 3
290
Martin Roth5c354b92019-04-22 14:55:16 -0600291config SMM_TSEG_SIZE
292 hex
Felix Helde22eef72021-02-10 22:22:07 +0100293 default 0x800000 if HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -0600294 default 0x0
295
296config SMM_RESERVED_SIZE
297 hex
Marshall Dawson3e2fabf2020-06-12 10:28:04 -0600298 default 0x180000
Martin Roth5c354b92019-04-22 14:55:16 -0600299
300config SMM_MODULE_STACK_SIZE
301 hex
302 default 0x800
303
304config ACPI_CPU_STRING
305 string
Jason Gleneskf2a59a42020-08-10 00:58:37 -0700306 default "\\_SB.C%03d"
Martin Roth5c354b92019-04-22 14:55:16 -0600307
308config ACPI_BERT
309 bool "Build ACPI BERT Table"
310 default y
311 depends on HAVE_ACPI_TABLES
312 help
313 Report Machine Check errors identified in POST to the OS in an
Marshall Dawson03743b72020-06-18 10:23:48 -0600314 ACPI Boot Error Record Table.
Martin Roth5c354b92019-04-22 14:55:16 -0600315
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700316config ACPI_BERT_SIZE
317 hex
Marshall Dawson03743b72020-06-18 10:23:48 -0600318 default 0x4000 if ACPI_BERT
319 default 0x0
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700320 help
321 Specify the amount of DRAM reserved for gathering the data used to
322 generate the ACPI table.
323
Jason Gleneskbc521432020-09-14 05:22:47 -0700324config ACPI_SSDT_PSD_INDEPENDENT
325 bool "Allow core p-state independent transitions"
326 default y
327 help
328 AMD recommends the ACPI _PSD object to be configured to cause
329 cores to transition between p-states independently. A vendor may
330 choose to generate _PSD object to allow cores to transition together.
331
Furquan Shaikh40a38882020-05-01 10:43:48 -0700332config CHROMEOS
Rob Barnes5ac928d2020-07-07 16:16:12 -0600333 select ALWAYS_LOAD_OPROM
334 select ALWAYS_RUN_OPROM
Furquan Shaikh40a38882020-05-01 10:43:48 -0700335
Marshall Dawson62611412019-06-19 11:46:06 -0600336config RO_REGION_ONLY
337 string
Matt DeVillier1e54a182022-10-04 16:34:21 -0500338 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
Marshall Dawson62611412019-06-19 11:46:06 -0600339 default "apu/amdfw"
Martin Roth5c354b92019-04-22 14:55:16 -0600340
Marshall Dawson62611412019-06-19 11:46:06 -0600341config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
342 int
Martin Roth4017de02019-12-16 23:21:05 -0700343 default 150
Marshall Dawson62611412019-06-19 11:46:06 -0600344
Aaron Durbin1d0b99b2020-04-11 11:58:57 -0600345config DISABLE_SPI_FLASH_ROM_SHARING
346 def_bool n
347 help
348 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
349 which indicates a board level ROM transaction request. This
350 removes arbitration with board and assumes the chipset controls
351 the SPI flash bus entirely.
352
Felix Held27b295b2021-03-25 01:20:41 +0100353config DISABLE_KEYBOARD_RESET_PIN
354 bool
355 help
356 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
357 signal. When this pin is used as GPIO and the keyboard reset
358 functionality isn't disabled, configuring it as an output and driving
359 it as 0 will cause a reset.
360
Marshall Dawson00a22082020-01-20 23:05:31 -0700361config FSP_TEMP_RAM_SIZE
362 hex
Marshall Dawson00a22082020-01-20 23:05:31 -0700363 default 0x40000
364 help
365 The amount of coreboot-allocated heap and stack usage by the FSP.
366
Marshall Dawson62611412019-06-19 11:46:06 -0600367menu "PSP Configuration Options"
Martin Roth5c354b92019-04-22 14:55:16 -0600368
Martin Roth5c354b92019-04-22 14:55:16 -0600369config AMD_FWM_POSITION_INDEX
370 int "Firmware Directory Table location (0 to 5)"
371 range 0 5
372 default 0 if BOARD_ROMSIZE_KB_512
373 default 1 if BOARD_ROMSIZE_KB_1024
374 default 2 if BOARD_ROMSIZE_KB_2048
375 default 3 if BOARD_ROMSIZE_KB_4096
376 default 4 if BOARD_ROMSIZE_KB_8192
377 default 5 if BOARD_ROMSIZE_KB_16384
378 help
379 Typically this is calculated by the ROM size, but there may
380 be situations where you want to put the firmware directory
381 table in a different location.
382 0: 512 KB - 0xFFFA0000
383 1: 1 MB - 0xFFF20000
384 2: 2 MB - 0xFFE20000
385 3: 4 MB - 0xFFC20000
386 4: 8 MB - 0xFF820000
387 5: 16 MB - 0xFF020000
388
389comment "AMD Firmware Directory Table set to location for 512KB ROM"
390 depends on AMD_FWM_POSITION_INDEX = 0
391comment "AMD Firmware Directory Table set to location for 1MB ROM"
392 depends on AMD_FWM_POSITION_INDEX = 1
393comment "AMD Firmware Directory Table set to location for 2MB ROM"
394 depends on AMD_FWM_POSITION_INDEX = 2
395comment "AMD Firmware Directory Table set to location for 4MB ROM"
396 depends on AMD_FWM_POSITION_INDEX = 3
397comment "AMD Firmware Directory Table set to location for 8MB ROM"
398 depends on AMD_FWM_POSITION_INDEX = 4
399comment "AMD Firmware Directory Table set to location for 16MB ROM"
400 depends on AMD_FWM_POSITION_INDEX = 5
401
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800402config AMDFW_CONFIG_FILE
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700403 string
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800404 default "src/soc/amd/picasso/fw.cfg"
Martin Roth5c354b92019-04-22 14:55:16 -0600405
Marshall Dawson62611412019-06-19 11:46:06 -0600406config PSP_LOAD_MP2_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700407 bool
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700408 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600409 help
410 Include the MP2 firmwares and configuration into the PSP build.
411
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700412 If unsure, answer 'n'
Marshall Dawson62611412019-06-19 11:46:06 -0600413
414config PSP_LOAD_S0I3_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700415 bool
Furquan Shaikh30bc5b32020-04-23 18:02:53 -0700416 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600417 help
418 Select this item to include the S0i3 file into the PSP build.
419
420config HAVE_PSP_WHITELIST_FILE
421 bool "Include a debug whitelist file in PSP build"
422 default n
423 help
424 Support secured unlock prior to reset using a whitelisted
425 number? This feature requires a signed whitelist image and
426 bootloader from AMD.
427
428 If unsure, answer 'n'
429
430config PSP_WHITELIST_FILE
Martin Roth49b09a02020-02-20 13:54:06 -0700431 string "Debug whitelist file path"
Marshall Dawson62611412019-06-19 11:46:06 -0600432 depends on HAVE_PSP_WHITELIST_FILE
Raul E Rangelf39dab12020-05-13 16:46:57 -0600433 default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin"
Marshall Dawson62611412019-06-19 11:46:06 -0600434
Furquan Shaikh577db022020-04-24 15:52:04 -0700435config PSP_UNLOCK_SECURE_DEBUG
436 bool "Unlock secure debug"
437 default n
438 help
439 Select this item to enable secure debug options in PSP.
440
Martin Rothde498332020-09-01 11:00:28 -0600441config PSP_VERSTAGE_FILE
442 string "Specify the PSP_verstage file path"
443 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600444 default "\$(obj)/psp_verstage.bin"
Martin Rothde498332020-09-01 11:00:28 -0600445 help
446 Add psp_verstage file to the build & PSP Directory Table
447
Martin Rothfe87d762020-09-01 11:04:21 -0600448config PSP_VERSTAGE_SIGNING_TOKEN
449 string "Specify the PSP_verstage Signature Token file path"
450 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
451 default ""
452 help
453 Add psp_verstage signature token to the build & PSP Directory Table
454
Martin Rothfdad5ad2021-04-16 11:36:01 -0600455config PSP_SOFTFUSE_BITS
456 string "PSP Soft Fuse bits to enable"
457 default "28"
458 help
459 Space separated list of Soft Fuse bits to enable.
460 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
461 Bit 15: PSP post code destination: 0=LPC 1=eSPI
462 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
463
464 See #55758 (NDA) for additional bit definitions.
465
Marshall Dawson62611412019-06-19 11:46:06 -0600466endmenu
Martin Roth5c354b92019-04-22 14:55:16 -0600467
Martin Rothc7acf162020-05-28 00:44:50 -0600468config VBOOT
469 select VBOOT_VBNV_CMOS
Martin Rothe7e6c4e2020-07-15 11:54:14 -0600470 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Martin Rothc7acf162020-05-28 00:44:50 -0600471
472config VBOOT_STARTS_BEFORE_BOOTBLOCK
473 def_bool n
474 depends on VBOOT
475 select ARCH_VERSTAGE_ARMV7
476 help
477 Runs verstage on the PSP. Only available on
Jon Murphyc4e90452022-06-28 10:36:23 -0600478 certain ChromeOS branded parts from AMD.
Martin Rothc7acf162020-05-28 00:44:50 -0600479
Martin Roth5632c6b2020-10-28 11:52:30 -0600480config VBOOT_HASH_BLOCK_SIZE
481 hex
482 default 0x9000
483 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
484 help
485 Because the bulk of the time in psp_verstage to hash the RO cbfs is
486 spent in the overhead of doing svc calls, increasing the hash block
487 size significantly cuts the verstage hashing time as seen below.
488
489 4k takes 180ms
490 16k takes 44ms
491 32k takes 33.7ms
492 36k takes 32.5ms
493 There's actually still room for an even bigger stack, but we've
494 reached a point of diminishing returns.
495
Martin Roth50cca762020-08-13 11:06:18 -0600496config CMOS_RECOVERY_BYTE
497 hex
498 default 0x51
499 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
500 help
501 If the workbuf is not passed from the PSP to coreboot, set the
502 recovery flag and reboot. The PSP will read this byte, mark the
503 recovery request in VBNV, and reset the system into recovery mode.
504
505 This is the byte before the default first byte used by VBNV
506 (0x26 + 0x0E - 1)
507
Matt DeVillierf9fea862022-10-04 16:41:28 -0500508if VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth9aa8d112020-06-04 21:31:41 -0600509
510config RWA_REGION_ONLY
511 string
512 default "apu/amdfw_a"
513 help
514 Add a space-delimited list of filenames that should only be in the
515 RW-A section.
516
Matt DeVillierf9fea862022-10-04 16:41:28 -0500517endif # VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
518
519if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
520
Martin Roth9aa8d112020-06-04 21:31:41 -0600521config RWB_REGION_ONLY
522 string
523 default "apu/amdfw_b"
524 help
525 Add a space-delimited list of filenames that should only be in the
526 RW-B section.
527
Martin Roth9aa8d112020-06-04 21:31:41 -0600528endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
529
Martin Roth1f337622019-04-22 16:08:31 -0600530endif # SOC_AMD_PICASSO