blob: 48132fcfa1134bb58644bc1a071ff2102f5d7e5f [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
Martin Roth5c354b92019-04-22 14:55:16 -06002
Martin Roth1f337622019-04-22 16:08:31 -06003config SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06004 bool
5 help
Martin Roth1f337622019-04-22 16:08:31 -06006 AMD Picasso support
Martin Roth5c354b92019-04-22 14:55:16 -06007
Martin Roth1f337622019-04-22 16:08:31 -06008if SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06009
10config CPU_SPECIFIC_OPTIONS
11 def_bool y
12 select ARCH_BOOTBLOCK_X86_32
Martin Rothc7acf162020-05-28 00:44:50 -060013 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth5c354b92019-04-22 14:55:16 -060014 select ARCH_ROMSTAGE_X86_32
15 select ARCH_RAMSTAGE_X86_32
Felix Held46673222020-04-04 02:37:04 +020016 select RESET_VECTOR_IN_RAM
Martin Roth5c354b92019-04-22 14:55:16 -060017 select X86_AMD_FIXED_MTRRS
Marshall Dawson34c30562019-07-16 15:18:00 -060018 select X86_AMD_INIT_SIPI
Martin Roth5c354b92019-04-22 14:55:16 -060019 select ACPI_AMD_HARDWARE_SLEEP_VALUES
Kyösti Mälkki3139c8d2020-06-28 16:33:33 +030020 select ACPI_SOC_NVS
Martin Roth5c354b92019-04-22 14:55:16 -060021 select DRIVERS_I2C_DESIGNWARE
Raul E Rangel0357ab72020-07-09 12:08:58 -060022 select DRIVERS_USB_PCI_XHCI
Martin Roth5c354b92019-04-22 14:55:16 -060023 select GENERIC_GPIO_LIB
Furquan Shaikh8e915092020-06-17 23:15:35 -070024 select IDT_IN_EVERY_STAGE
Martin Roth5c354b92019-04-22 14:55:16 -060025 select IOAPIC
Felix Helde697fd92021-01-18 15:10:43 +010026 select HAVE_ACPI_TABLES
Furquan Shaikh0eabe132020-04-28 21:57:07 -070027 select HAVE_EM100_SUPPORT
Martin Roth5c354b92019-04-22 14:55:16 -060028 select SOC_AMD_COMMON
Felix Held33c548b2021-01-27 20:34:24 +010029 select SOC_AMD_COMMON_BLOCK_ACPI
30 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
31 select SOC_AMD_COMMON_BLOCK_AOAC
32 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
33 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Furquan Shaikh702cf302020-05-09 18:30:51 -070034 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Bao64d0ad32020-12-21 13:56:22 +080035 select SOC_AMD_COMMON_BLOCK_HAS_ESPI_SUB_DECODE
Martin Roth5c354b92019-04-22 14:55:16 -060036 select SOC_AMD_COMMON_BLOCK_HDA
Felix Held33c548b2021-01-27 20:34:24 +010037 select SOC_AMD_COMMON_BLOCK_IOMMU
38 select SOC_AMD_COMMON_BLOCK_LPC
39 select SOC_AMD_COMMON_BLOCK_NONCAR
40 select SOC_AMD_COMMON_BLOCK_PCI
41 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth5c354b92019-04-22 14:55:16 -060042 select SOC_AMD_COMMON_BLOCK_SATA
Aaron Durbin3d2e18a2020-01-28 11:20:05 -070043 select SOC_AMD_COMMON_BLOCK_SMBUS
Felix Held161d8092020-12-01 18:17:42 +010044 select SOC_AMD_COMMON_BLOCK_SMI
Felix Held60a46432020-11-12 00:14:16 +010045 select SOC_AMD_COMMON_BLOCK_SMU
Felix Held33c548b2021-01-27 20:34:24 +010046 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held2f5c7592020-12-04 17:31:10 +010047 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held6f8f9c92020-12-09 21:36:56 +010048 select SOC_AMD_COMMON_BLOCK_UART
Aaron Durbin1d0b99b2020-04-11 11:58:57 -060049 select PROVIDES_ROM_SHARING
Martin Roth5c354b92019-04-22 14:55:16 -060050 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Martin Roth5c354b92019-04-22 14:55:16 -060051 select PARALLEL_MP
52 select PARALLEL_MP_AP_WORK
53 select HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -060054 select SSE2
55 select RTC
Marshall Dawson00a22082020-01-20 23:05:31 -070056 select PLATFORM_USES_FSP2_0
Furquan Shaikhc3063c52020-05-28 11:58:20 -070057 select FSP_COMPRESS_FSP_M_LZMA
58 select FSP_COMPRESS_FSP_S_LZMA
Marshall Dawson00a22082020-01-20 23:05:31 -070059 select UDK_2017_BINDING
60 select HAVE_CF9_RESET
Zheng Bao6ba591b2020-06-09 09:47:06 +080061 select SUPPORT_CPU_UCODE_IN_CBFS
Martin Roth5c354b92019-04-22 14:55:16 -060062
Felix Held3cc3d812020-06-17 16:16:08 +020063config FSP_M_FILE
64 string "FSP-M (memory init) binary path and filename"
65 depends on ADD_FSP_BINARIES
66 default "3rdparty/amd_blobs/picasso/PICASSO_M.fd"
67 help
68 The path and filename of the FSP-M binary for this platform.
69
70config FSP_S_FILE
71 string "FSP-S (silicon init) binary path and filename"
72 depends on ADD_FSP_BINARIES
73 default "3rdparty/amd_blobs/picasso/PICASSO_S.fd"
74 help
75 The path and filename of the FSP-S binary for this platform.
76
Furquan Shaikhbc456502020-06-10 16:37:23 -070077config EARLY_RESERVED_DRAM_BASE
78 hex
79 default 0x2000000
80 help
81 This variable defines the base address of the DRAM which is reserved
82 for usage by coreboot in early stages (i.e. before ramstage is up).
83 This memory gets reserved in BIOS tables to ensure that the OS does
84 not use it, thus preventing corruption of OS memory in case of S3
85 resume.
86
87config EARLYRAM_BSP_STACK_SIZE
88 hex
89 default 0x1000
90
91config PSP_APOB_DRAM_ADDRESS
92 hex
93 default 0x2001000
94 help
95 Location in DRAM where the PSP will copy the AGESA PSP Output
96 Block.
97
98config PSP_SHAREDMEM_BASE
99 hex
100 default 0x2011000 if VBOOT
101 default 0x0
102 help
103 This variable defines the base address in DRAM memory where PSP copies
104 vboot workbuf to. This is used in linker script to have a static
105 allocation for the buffer as well as for adding relevant entries in
106 BIOS directory table for the PSP.
107
108config PSP_SHAREDMEM_SIZE
109 hex
110 default 0x8000 if VBOOT
111 default 0x0
112 help
113 Sets the maximum size for the PSP to pass the vboot workbuf and
114 any logs or timestamps back to coreboot. This will be copied
115 into main memory by the PSP and will be available when the x86 is
116 started. The workbuf's base depends on the address of the reset
117 vector.
118
Martin Roth5c354b92019-04-22 14:55:16 -0600119config PRERAM_CBMEM_CONSOLE_SIZE
120 hex
121 default 0x1600
122 help
123 Increase this value if preram cbmem console is getting truncated
124
Furquan Shaikhbc456502020-06-10 16:37:23 -0700125config C_ENV_BOOTBLOCK_SIZE
126 hex
127 default 0x10000
128 help
129 Sets the size of the bootblock stage that should be loaded in DRAM.
130 This variable controls the DRAM allocation size in linker script
131 for bootblock stage.
132
Furquan Shaikhbc456502020-06-10 16:37:23 -0700133config ROMSTAGE_ADDR
134 hex
135 default 0x2040000
136 help
137 Sets the address in DRAM where romstage should be loaded.
138
139config ROMSTAGE_SIZE
140 hex
141 default 0x80000
142 help
143 Sets the size of DRAM allocation for romstage in linker script.
144
145config FSP_M_ADDR
146 hex
147 default 0x20C0000
148 help
149 Sets the address in DRAM where FSP-M should be loaded. cbfstool
150 performs relocation of FSP-M to this address.
151
152config FSP_M_SIZE
153 hex
154 default 0x80000
155 help
156 Sets the size of DRAM allocation for FSP-M in linker script.
157
158config VERSTAGE_ADDR
159 hex
160 depends on VBOOT_SEPARATE_VERSTAGE
161 default 0x2140000
162 help
163 Sets the address in DRAM where verstage should be loaded if running
164 as a separate stage on x86.
165
166config VERSTAGE_SIZE
167 hex
168 depends on VBOOT_SEPARATE_VERSTAGE
169 default 0x80000
170 help
171 Sets the size of DRAM allocation for verstage in linker script if
172 running as a separate stage on x86.
173
174config RAMBASE
175 hex
176 default 0x10000000
177
Martin Roth5c354b92019-04-22 14:55:16 -0600178config CPU_ADDR_BITS
179 int
180 default 48
181
Martin Roth5c354b92019-04-22 14:55:16 -0600182config MMCONF_BASE_ADDRESS
183 hex
184 default 0xF8000000
185
186config MMCONF_BUS_NUMBER
187 int
188 default 64
189
Raul E Rangel5f52c0e2020-05-13 13:22:48 -0600190config VERSTAGE_ADDR
191 hex
192 default 0x4000000
193
Felix Held1032d222020-11-04 16:19:35 +0100194config MAX_CPUS
195 int
196 default 8
197
Martin Roth5c354b92019-04-22 14:55:16 -0600198config VGA_BIOS_ID
199 string
Martin Roth86ba0d72020-02-05 16:46:30 -0700200 default "1002,15d8,c1"
Martin Roth5c354b92019-04-22 14:55:16 -0600201 help
202 The default VGA BIOS PCI vendor/device ID should be set to the
Martin Roth86ba0d72020-02-05 16:46:30 -0700203 result of the map_oprom_vendev_rev() function in northbridge.c.
Martin Roth5c354b92019-04-22 14:55:16 -0600204
205config VGA_BIOS_FILE
206 string
Raul E Rangelf39dab12020-05-13 16:46:57 -0600207 default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin"
Martin Roth5c354b92019-04-22 14:55:16 -0600208
Martin Roth86ba0d72020-02-05 16:46:30 -0700209config VGA_BIOS_SECOND
210 def_bool y
211
212config VGA_BIOS_SECOND_ID
213 string
214 default "1002,15dd,c4"
215 help
216 Because Dali and Picasso need different video BIOSes, but have the
217 same vendor/device IDs, we need an alternate method to determine the
218 correct video BIOS. In map_oprom_vendev_rev(), we look at the cpuid
219 and decide which rom to load.
220
221 Even though the hardware has the same vendor/device IDs, the vBIOS
222 contains a *different* device ID, confusing the situation even more.
223
224config VGA_BIOS_SECOND_FILE
225 string
226 default "3rdparty/amd_blobs/picasso/Raven2GenericVbios.bin"
227
228config CHECK_REV_IN_OPROM_NAME
229 bool
230 default y
231 help
232 Select this in the platform BIOS or chipset if the option rom has a
233 revision that needs to be checked when searching CBFS.
234
Martin Roth5c354b92019-04-22 14:55:16 -0600235config S3_VGA_ROM_RUN
236 bool
237 default n
238
239config HEAP_SIZE
240 hex
241 default 0xc0000
242
Marshall Dawson39c64b02020-09-04 12:07:27 -0600243config PICASSO_FCH_IOAPIC_ID
244 hex
245 default 0x8
246 help
247 The Picasso APU has two IOAPICs, one in the FCH and one in the
248 northbridge. Set this value for the intended ID to assign to the
249 FCH IOAPIC. The value should be >= MAX_CPUS and different from
250 the GNB's IOAPIC_ID.
251
252config PICASSO_GNB_IOAPIC_ID
253 hex
254 default 0x9
255 help
256 The Picasso APU has two IOAPICs, one in the FCH and one in the
257 northbridge. Set this value for the intended ID to assign to the
258 GNB IOAPIC. The value should be >= MAX_CPUS and different from
259 the FCH's IOAPIC_ID.
260
Martin Roth5c354b92019-04-22 14:55:16 -0600261config SERIRQ_CONTINUOUS_MODE
262 bool
263 default n
264 help
265 Set this option to y for serial IRQ in continuous mode.
266 Otherwise it is in quiet mode.
267
Marshall Dawsonbc4c9032019-06-11 12:18:20 -0600268config PICASSO_ACPI_IO_BASE
Martin Roth5c354b92019-04-22 14:55:16 -0600269 hex
270 default 0x400
271 help
272 Base address for the ACPI registers.
Martin Roth5c354b92019-04-22 14:55:16 -0600273
Felix Helde7382992021-01-12 23:05:56 +0100274config CONSOLE_UART_BASE_ADDRESS
275 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
276 hex
277 default 0xfedc9000 if UART_FOR_CONSOLE = 0
278 default 0xfedca000 if UART_FOR_CONSOLE = 1
279 default 0xfedc3000 if UART_FOR_CONSOLE = 2
280 default 0xfedcf000 if UART_FOR_CONSOLE = 3
281
Martin Roth5c354b92019-04-22 14:55:16 -0600282config SMM_TSEG_SIZE
283 hex
284 default 0x800000 if SMM_TSEG && HAVE_SMI_HANDLER
285 default 0x0
286
287config SMM_RESERVED_SIZE
288 hex
Marshall Dawson3e2fabf2020-06-12 10:28:04 -0600289 default 0x180000
Martin Roth5c354b92019-04-22 14:55:16 -0600290
291config SMM_MODULE_STACK_SIZE
292 hex
293 default 0x800
294
295config ACPI_CPU_STRING
296 string
Jason Gleneskf2a59a42020-08-10 00:58:37 -0700297 default "\\_SB.C%03d"
Martin Roth5c354b92019-04-22 14:55:16 -0600298
299config ACPI_BERT
300 bool "Build ACPI BERT Table"
301 default y
302 depends on HAVE_ACPI_TABLES
303 help
304 Report Machine Check errors identified in POST to the OS in an
Marshall Dawson03743b72020-06-18 10:23:48 -0600305 ACPI Boot Error Record Table.
Martin Roth5c354b92019-04-22 14:55:16 -0600306
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700307config ACPI_BERT_SIZE
308 hex
Marshall Dawson03743b72020-06-18 10:23:48 -0600309 default 0x4000 if ACPI_BERT
310 default 0x0
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700311 help
312 Specify the amount of DRAM reserved for gathering the data used to
313 generate the ACPI table.
314
Jason Gleneskbc521432020-09-14 05:22:47 -0700315config ACPI_SSDT_PSD_INDEPENDENT
316 bool "Allow core p-state independent transitions"
317 default y
318 help
319 AMD recommends the ACPI _PSD object to be configured to cause
320 cores to transition between p-states independently. A vendor may
321 choose to generate _PSD object to allow cores to transition together.
322
Furquan Shaikh40a38882020-05-01 10:43:48 -0700323config CHROMEOS
324 select CHROMEOS_RAMOOPS_DYNAMIC
Rob Barnes5ac928d2020-07-07 16:16:12 -0600325 select ALWAYS_LOAD_OPROM
326 select ALWAYS_RUN_OPROM
Furquan Shaikh40a38882020-05-01 10:43:48 -0700327
Marshall Dawson62611412019-06-19 11:46:06 -0600328config RO_REGION_ONLY
329 string
330 depends on CHROMEOS
331 default "apu/amdfw"
Martin Roth5c354b92019-04-22 14:55:16 -0600332
Marshall Dawson62611412019-06-19 11:46:06 -0600333config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
334 int
Martin Roth4017de02019-12-16 23:21:05 -0700335 default 150
Marshall Dawson62611412019-06-19 11:46:06 -0600336
Aaron Durbin1d0b99b2020-04-11 11:58:57 -0600337config DISABLE_SPI_FLASH_ROM_SHARING
338 def_bool n
339 help
340 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
341 which indicates a board level ROM transaction request. This
342 removes arbitration with board and assumes the chipset controls
343 the SPI flash bus entirely.
344
Marshall Dawson62611412019-06-19 11:46:06 -0600345config MAINBOARD_POWER_RESTORE
346 def_bool n
347 help
348 This option determines what state to go to once power is restored
349 after having been lost in S0. Select this option to automatically
350 return to S0. Otherwise the system will remain in S5 once power
351 is restored.
352
Marshall Dawson00a22082020-01-20 23:05:31 -0700353config FSP_TEMP_RAM_SIZE
354 hex
Marshall Dawson00a22082020-01-20 23:05:31 -0700355 default 0x40000
356 help
357 The amount of coreboot-allocated heap and stack usage by the FSP.
358
Marshall Dawson62611412019-06-19 11:46:06 -0600359menu "PSP Configuration Options"
Martin Roth5c354b92019-04-22 14:55:16 -0600360
Martin Roth5c354b92019-04-22 14:55:16 -0600361config AMD_FWM_POSITION_INDEX
362 int "Firmware Directory Table location (0 to 5)"
363 range 0 5
364 default 0 if BOARD_ROMSIZE_KB_512
365 default 1 if BOARD_ROMSIZE_KB_1024
366 default 2 if BOARD_ROMSIZE_KB_2048
367 default 3 if BOARD_ROMSIZE_KB_4096
368 default 4 if BOARD_ROMSIZE_KB_8192
369 default 5 if BOARD_ROMSIZE_KB_16384
370 help
371 Typically this is calculated by the ROM size, but there may
372 be situations where you want to put the firmware directory
373 table in a different location.
374 0: 512 KB - 0xFFFA0000
375 1: 1 MB - 0xFFF20000
376 2: 2 MB - 0xFFE20000
377 3: 4 MB - 0xFFC20000
378 4: 8 MB - 0xFF820000
379 5: 16 MB - 0xFF020000
380
381comment "AMD Firmware Directory Table set to location for 512KB ROM"
382 depends on AMD_FWM_POSITION_INDEX = 0
383comment "AMD Firmware Directory Table set to location for 1MB ROM"
384 depends on AMD_FWM_POSITION_INDEX = 1
385comment "AMD Firmware Directory Table set to location for 2MB ROM"
386 depends on AMD_FWM_POSITION_INDEX = 2
387comment "AMD Firmware Directory Table set to location for 4MB ROM"
388 depends on AMD_FWM_POSITION_INDEX = 3
389comment "AMD Firmware Directory Table set to location for 8MB ROM"
390 depends on AMD_FWM_POSITION_INDEX = 4
391comment "AMD Firmware Directory Table set to location for 16MB ROM"
392 depends on AMD_FWM_POSITION_INDEX = 5
393
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800394config AMDFW_CONFIG_FILE
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700395 string
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800396 default "src/soc/amd/picasso/fw.cfg"
Martin Roth5c354b92019-04-22 14:55:16 -0600397
Zheng Bao6252b602020-09-11 17:06:19 +0800398config USE_PSPSECUREOS
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700399 bool
Marshall Dawson62611412019-06-19 11:46:06 -0600400 default y
401 help
402 Include the PspSecureOs and PspTrustlet binaries in the PSP build.
403
404 If unsure, answer 'y'
405
406config PSP_LOAD_MP2_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700407 bool
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700408 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600409 help
410 Include the MP2 firmwares and configuration into the PSP build.
411
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700412 If unsure, answer 'n'
Marshall Dawson62611412019-06-19 11:46:06 -0600413
414config PSP_LOAD_S0I3_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700415 bool
Furquan Shaikh30bc5b32020-04-23 18:02:53 -0700416 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600417 help
418 Select this item to include the S0i3 file into the PSP build.
419
420config HAVE_PSP_WHITELIST_FILE
421 bool "Include a debug whitelist file in PSP build"
422 default n
423 help
424 Support secured unlock prior to reset using a whitelisted
425 number? This feature requires a signed whitelist image and
426 bootloader from AMD.
427
428 If unsure, answer 'n'
429
430config PSP_WHITELIST_FILE
Martin Roth49b09a02020-02-20 13:54:06 -0700431 string "Debug whitelist file path"
Marshall Dawson62611412019-06-19 11:46:06 -0600432 depends on HAVE_PSP_WHITELIST_FILE
Raul E Rangelf39dab12020-05-13 16:46:57 -0600433 default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin"
Marshall Dawson62611412019-06-19 11:46:06 -0600434
Martin Rothc7acf162020-05-28 00:44:50 -0600435config PSP_SHAREDMEM_SIZE
436 hex "Maximum size of shared memory area"
437 default 0x3000 if VBOOT
438 default 0x0
439 help
440 Sets the maximum size for the PSP to pass the vboot workbuf and
441 any logs or timestamps back to coreboot. This will be copied
442 into main memory by the PSP and will be available when the x86 is
443 started.
444
Furquan Shaikh577db022020-04-24 15:52:04 -0700445config PSP_UNLOCK_SECURE_DEBUG
446 bool "Unlock secure debug"
447 default n
448 help
449 Select this item to enable secure debug options in PSP.
450
Martin Rothde498332020-09-01 11:00:28 -0600451config PSP_VERSTAGE_FILE
452 string "Specify the PSP_verstage file path"
453 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
454 default "$(obj)/psp_verstage.bin"
455 help
456 Add psp_verstage file to the build & PSP Directory Table
457
Martin Rothfe87d762020-09-01 11:04:21 -0600458config PSP_VERSTAGE_SIGNING_TOKEN
459 string "Specify the PSP_verstage Signature Token file path"
460 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
461 default ""
462 help
463 Add psp_verstage signature token to the build & PSP Directory Table
464
Marshall Dawson62611412019-06-19 11:46:06 -0600465endmenu
Martin Roth5c354b92019-04-22 14:55:16 -0600466
Martin Rothc7acf162020-05-28 00:44:50 -0600467config VBOOT
468 select VBOOT_VBNV_CMOS
Martin Rothe7e6c4e2020-07-15 11:54:14 -0600469 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Martin Rothc7acf162020-05-28 00:44:50 -0600470
471config VBOOT_STARTS_BEFORE_BOOTBLOCK
472 def_bool n
473 depends on VBOOT
474 select ARCH_VERSTAGE_ARMV7
475 help
476 Runs verstage on the PSP. Only available on
477 certain Chrome OS branded parts from AMD.
478
Martin Roth5632c6b2020-10-28 11:52:30 -0600479config VBOOT_HASH_BLOCK_SIZE
480 hex
481 default 0x9000
482 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
483 help
484 Because the bulk of the time in psp_verstage to hash the RO cbfs is
485 spent in the overhead of doing svc calls, increasing the hash block
486 size significantly cuts the verstage hashing time as seen below.
487
488 4k takes 180ms
489 16k takes 44ms
490 32k takes 33.7ms
491 36k takes 32.5ms
492 There's actually still room for an even bigger stack, but we've
493 reached a point of diminishing returns.
494
Martin Roth50cca762020-08-13 11:06:18 -0600495config CMOS_RECOVERY_BYTE
496 hex
497 default 0x51
498 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
499 help
500 If the workbuf is not passed from the PSP to coreboot, set the
501 recovery flag and reboot. The PSP will read this byte, mark the
502 recovery request in VBNV, and reset the system into recovery mode.
503
504 This is the byte before the default first byte used by VBNV
505 (0x26 + 0x0E - 1)
506
Martin Roth9aa8d112020-06-04 21:31:41 -0600507if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
508
509config RWA_REGION_ONLY
510 string
511 default "apu/amdfw_a"
512 help
513 Add a space-delimited list of filenames that should only be in the
514 RW-A section.
515
516config RWB_REGION_ONLY
517 string
518 default "apu/amdfw_b"
519 help
520 Add a space-delimited list of filenames that should only be in the
521 RW-B section.
522
523config PICASSO_FW_A_POSITION
524 hex
525 help
526 Location of the AMD firmware in the RW_A region
527
528config PICASSO_FW_B_POSITION
529 hex
530 help
531 Location of the AMD firmware in the RW_B region
532
533endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
534
Martin Roth1f337622019-04-22 16:08:31 -0600535endif # SOC_AMD_PICASSO