blob: 27901ba6005abd77744d0006c6d1ff72c8d491a9 [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
Martin Roth5c354b92019-04-22 14:55:16 -06002
Martin Roth1f337622019-04-22 16:08:31 -06003config SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06004 bool
5 help
Martin Roth1f337622019-04-22 16:08:31 -06006 AMD Picasso support
Martin Roth5c354b92019-04-22 14:55:16 -06007
Martin Roth1f337622019-04-22 16:08:31 -06008if SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06009
10config CPU_SPECIFIC_OPTIONS
11 def_bool y
12 select ARCH_BOOTBLOCK_X86_32
13 select ARCH_VERSTAGE_X86_32
14 select ARCH_ROMSTAGE_X86_32
15 select ARCH_RAMSTAGE_X86_32
Felix Held46673222020-04-04 02:37:04 +020016 select RESET_VECTOR_IN_RAM
Martin Roth5c354b92019-04-22 14:55:16 -060017 select X86_AMD_FIXED_MTRRS
Marshall Dawson34c30562019-07-16 15:18:00 -060018 select X86_AMD_INIT_SIPI
Martin Roth5c354b92019-04-22 14:55:16 -060019 select ACPI_AMD_HARDWARE_SLEEP_VALUES
Martin Roth5c354b92019-04-22 14:55:16 -060020 select DRIVERS_I2C_DESIGNWARE
21 select GENERIC_GPIO_LIB
Martin Roth5c354b92019-04-22 14:55:16 -060022 select IOAPIC
Furquan Shaikh0eabe132020-04-28 21:57:07 -070023 select HAVE_EM100_SUPPORT
Martin Roth5c354b92019-04-22 14:55:16 -060024 select HAVE_USBDEBUG_OPTIONS
Marshall Dawson80d0b012019-06-19 12:29:23 -060025 select TSC_MONOTONIC_TIMER
Richard Spiegel65562cd652019-08-21 10:27:05 -070026 select SOC_AMD_COMMON_BLOCK_SPI
Martin Roth5c354b92019-04-22 14:55:16 -060027 select TSC_SYNC_LFENCE
Marshall Dawson80d0b012019-06-19 12:29:23 -060028 select UDELAY_TSC
Martin Roth5c354b92019-04-22 14:55:16 -060029 select SOC_AMD_COMMON
30 select SOC_AMD_COMMON_BLOCK
Furquan Shaikh702cf302020-05-09 18:30:51 -070031 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Martin Roth5c354b92019-04-22 14:55:16 -060032 select SOC_AMD_COMMON_BLOCK_IOMMU
33 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
34 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
35 select SOC_AMD_COMMON_BLOCK_ACPI
Furquan Shaikh9e1a49c2020-04-23 14:01:12 -070036 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Martin Roth5c354b92019-04-22 14:55:16 -060037 select SOC_AMD_COMMON_BLOCK_LPC
38 select SOC_AMD_COMMON_BLOCK_PCI
39 select SOC_AMD_COMMON_BLOCK_HDA
40 select SOC_AMD_COMMON_BLOCK_SATA
Aaron Durbin3d2e18a2020-01-28 11:20:05 -070041 select SOC_AMD_COMMON_BLOCK_SMBUS
Marshall Dawson5a73fc32020-01-24 09:42:57 -070042 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Aaron Durbin1d0b99b2020-04-11 11:58:57 -060043 select PROVIDES_ROM_SHARING
Martin Roth5c354b92019-04-22 14:55:16 -060044 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
45 select BOOT_DEVICE_SPI_FLASH_RW_NOMMAP_EARLY if BOOT_DEVICE_SPI_FLASH
Martin Roth5c354b92019-04-22 14:55:16 -060046 select PARALLEL_MP
47 select PARALLEL_MP_AP_WORK
48 select HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -060049 select SSE2
50 select RTC
Marshall Dawson00a22082020-01-20 23:05:31 -070051 select PLATFORM_USES_FSP2_0
Furquan Shaikhc3063c52020-05-28 11:58:20 -070052 select FSP_COMPRESS_FSP_M_LZMA
53 select FSP_COMPRESS_FSP_S_LZMA
Marshall Dawson00a22082020-01-20 23:05:31 -070054 select FSP_USES_CB_STACK
55 select UDK_2017_BINDING
56 select HAVE_CF9_RESET
Zheng Bao6ba591b2020-06-09 09:47:06 +080057 select SUPPORT_CPU_UCODE_IN_CBFS
Martin Roth5c354b92019-04-22 14:55:16 -060058
Furquan Shaikh3b032062020-06-10 11:52:49 -070059config MEMLAYOUT_LD_FILE
60 string
61 default "src/soc/amd/picasso/memlayout.ld"
62
Furquan Shaikhbc456502020-06-10 16:37:23 -070063config EARLY_RESERVED_DRAM_BASE
64 hex
65 default 0x2000000
66 help
67 This variable defines the base address of the DRAM which is reserved
68 for usage by coreboot in early stages (i.e. before ramstage is up).
69 This memory gets reserved in BIOS tables to ensure that the OS does
70 not use it, thus preventing corruption of OS memory in case of S3
71 resume.
72
73config EARLYRAM_BSP_STACK_SIZE
74 hex
75 default 0x1000
76
77config PSP_APOB_DRAM_ADDRESS
78 hex
79 default 0x2001000
80 help
81 Location in DRAM where the PSP will copy the AGESA PSP Output
82 Block.
83
84config PSP_SHAREDMEM_BASE
85 hex
86 default 0x2011000 if VBOOT
87 default 0x0
88 help
89 This variable defines the base address in DRAM memory where PSP copies
90 vboot workbuf to. This is used in linker script to have a static
91 allocation for the buffer as well as for adding relevant entries in
92 BIOS directory table for the PSP.
93
94config PSP_SHAREDMEM_SIZE
95 hex
96 default 0x8000 if VBOOT
97 default 0x0
98 help
99 Sets the maximum size for the PSP to pass the vboot workbuf and
100 any logs or timestamps back to coreboot. This will be copied
101 into main memory by the PSP and will be available when the x86 is
102 started. The workbuf's base depends on the address of the reset
103 vector.
104
Martin Roth5c354b92019-04-22 14:55:16 -0600105config PRERAM_CBMEM_CONSOLE_SIZE
106 hex
107 default 0x1600
108 help
109 Increase this value if preram cbmem console is getting truncated
110
Furquan Shaikhbc456502020-06-10 16:37:23 -0700111config BOOTBLOCK_ADDR
112 hex
113 default 0x2030000
114 help
115 Sets the address in DRAM where bootblock should be loaded.
116
117config C_ENV_BOOTBLOCK_SIZE
118 hex
119 default 0x10000
120 help
121 Sets the size of the bootblock stage that should be loaded in DRAM.
122 This variable controls the DRAM allocation size in linker script
123 for bootblock stage.
124
125config X86_RESET_VECTOR
126 hex
127 depends on ARCH_X86
128 default 0x203fff0
129 help
130 Sets the reset vector within bootblock where x86 starts execution.
131 Reset vector is supposed to live at offset -0x10 from end of
132 bootblock i.e. BOOTBLOCK_ADDR + C_ENV_BOOTBLOCK_SIZE - 0x10.
133
134config ROMSTAGE_ADDR
135 hex
136 default 0x2040000
137 help
138 Sets the address in DRAM where romstage should be loaded.
139
140config ROMSTAGE_SIZE
141 hex
142 default 0x80000
143 help
144 Sets the size of DRAM allocation for romstage in linker script.
145
146config FSP_M_ADDR
147 hex
148 default 0x20C0000
149 help
150 Sets the address in DRAM where FSP-M should be loaded. cbfstool
151 performs relocation of FSP-M to this address.
152
153config FSP_M_SIZE
154 hex
155 default 0x80000
156 help
157 Sets the size of DRAM allocation for FSP-M in linker script.
158
159config VERSTAGE_ADDR
160 hex
161 depends on VBOOT_SEPARATE_VERSTAGE
162 default 0x2140000
163 help
164 Sets the address in DRAM where verstage should be loaded if running
165 as a separate stage on x86.
166
167config VERSTAGE_SIZE
168 hex
169 depends on VBOOT_SEPARATE_VERSTAGE
170 default 0x80000
171 help
172 Sets the size of DRAM allocation for verstage in linker script if
173 running as a separate stage on x86.
174
175config RAMBASE
176 hex
177 default 0x10000000
178
Martin Roth5c354b92019-04-22 14:55:16 -0600179config CPU_ADDR_BITS
180 int
181 default 48
182
Martin Roth5c354b92019-04-22 14:55:16 -0600183config MMCONF_BASE_ADDRESS
184 hex
185 default 0xF8000000
186
187config MMCONF_BUS_NUMBER
188 int
189 default 64
190
Raul E Rangel5f52c0e2020-05-13 13:22:48 -0600191config VERSTAGE_ADDR
192 hex
193 default 0x4000000
194
Martin Roth5c354b92019-04-22 14:55:16 -0600195config VGA_BIOS_ID
196 string
Marshall Dawson0d441da2019-07-09 18:19:05 -0500197 default "1002,15d8"
Martin Roth5c354b92019-04-22 14:55:16 -0600198 help
199 The default VGA BIOS PCI vendor/device ID should be set to the
200 result of the map_oprom_vendev() function in northbridge.c.
201
202config VGA_BIOS_FILE
203 string
Raul E Rangelf39dab12020-05-13 16:46:57 -0600204 default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin"
Martin Roth5c354b92019-04-22 14:55:16 -0600205
206config S3_VGA_ROM_RUN
207 bool
208 default n
209
210config HEAP_SIZE
211 hex
212 default 0xc0000
213
214config EHCI_BAR
215 hex
216 default 0xfef00000
217
Martin Roth5c354b92019-04-22 14:55:16 -0600218config SERIRQ_CONTINUOUS_MODE
219 bool
220 default n
221 help
222 Set this option to y for serial IRQ in continuous mode.
223 Otherwise it is in quiet mode.
224
Marshall Dawsonbc4c9032019-06-11 12:18:20 -0600225config PICASSO_ACPI_IO_BASE
Martin Roth5c354b92019-04-22 14:55:16 -0600226 hex
227 default 0x400
228 help
229 Base address for the ACPI registers.
Martin Roth5c354b92019-04-22 14:55:16 -0600230
Marshall Dawsonbc4c9032019-06-11 12:18:20 -0600231config PICASSO_UART
232 bool "UART controller on Picasso"
Martin Roth5c354b92019-04-22 14:55:16 -0600233 default n
234 select DRIVERS_UART_8250MEM
235 select DRIVERS_UART_8250MEM_32
236 select NO_UART_ON_SUPERIO
237 select UART_OVERRIDE_REFCLK
238 help
Marshall Dawsonc0b8d0d2019-06-20 10:29:29 -0600239 There are four memory-mapped UARTs controllers in Picasso at:
240 0: 0xfedc9000
241 1: 0xfedca000
242 2: 0xfedc3000
243 3: 0xfedcf000
244
245choice PICASSO_UART_CLOCK_SOURCE
246 prompt "UART Frequency"
247 depends on PICASSO_UART
248 default PICASSO_UART_48MZ
249
250config PICASSO_UART_48MZ
251 bool "48 MHz clock"
252 help
253 Select this option for the most compatibility.
254
255config PICASSO_UART_1_8MZ
256 bool "1.8432 MHz clock"
257 help
258 Select this option if an old payload or Linux ttyS0 arguments
259 require it.
260
261endchoice
262
263config PICASSO_UART_LEGACY
264 bool "Decode legacy I/O range"
265 depends on PICASSO_UART
266 help
267 Assign I/O 3F8, 2F8, etc. to a Picasso UART. Only a single UART may
268 decode legacy addresses and this option enables the one used for the
269 console. A UART accessed with I/O does not allow all the features
270 of MMIO. The MMIO decode is still present when this option is used.
Martin Roth5c354b92019-04-22 14:55:16 -0600271
272config CONSOLE_UART_BASE_ADDRESS
Marshall Dawsonc0b8d0d2019-06-20 10:29:29 -0600273 depends on CONSOLE_SERIAL && PICASSO_UART
Martin Roth5c354b92019-04-22 14:55:16 -0600274 hex
Marshall Dawsonc0b8d0d2019-06-20 10:29:29 -0600275 default 0xfedc9000 if UART_FOR_CONSOLE = 0
276 default 0xfedca000 if UART_FOR_CONSOLE = 1
277 default 0xfedc3000 if UART_FOR_CONSOLE = 2
278 default 0xfedcf000 if UART_FOR_CONSOLE = 3
Martin Roth5c354b92019-04-22 14:55:16 -0600279
280config SMM_TSEG_SIZE
281 hex
282 default 0x800000 if SMM_TSEG && HAVE_SMI_HANDLER
283 default 0x0
284
285config SMM_RESERVED_SIZE
286 hex
Marshall Dawson3e2fabf2020-06-12 10:28:04 -0600287 default 0x180000
Martin Roth5c354b92019-04-22 14:55:16 -0600288
289config SMM_MODULE_STACK_SIZE
290 hex
291 default 0x800
292
293config ACPI_CPU_STRING
294 string
Marshall Dawson879eba52019-11-22 17:52:39 -0700295 default "\\_PR.C%03d"
Martin Roth5c354b92019-04-22 14:55:16 -0600296
297config ACPI_BERT
298 bool "Build ACPI BERT Table"
299 default y
300 depends on HAVE_ACPI_TABLES
301 help
302 Report Machine Check errors identified in POST to the OS in an
303 ACPI Boot Error Record Table. This option reserves an 8MB region
304 for building the error structures.
305
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700306config ACPI_BERT_SIZE
307 hex
308 default 0x4000
309 help
310 Specify the amount of DRAM reserved for gathering the data used to
311 generate the ACPI table.
312
Furquan Shaikh40a38882020-05-01 10:43:48 -0700313config CHROMEOS
314 select CHROMEOS_RAMOOPS_DYNAMIC
315
Marshall Dawson62611412019-06-19 11:46:06 -0600316config RO_REGION_ONLY
317 string
318 depends on CHROMEOS
319 default "apu/amdfw"
Martin Roth5c354b92019-04-22 14:55:16 -0600320
Marshall Dawson62611412019-06-19 11:46:06 -0600321config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
322 int
Martin Roth4017de02019-12-16 23:21:05 -0700323 default 150
Marshall Dawson62611412019-06-19 11:46:06 -0600324
Marshall Dawson39a4ac12019-06-20 16:28:33 -0600325config PICASSO_LPC_IOMUX
326 bool
327 help
328 Picasso's LPC bus signals are MUXed with some of the EMMC signals.
329 Select this option if LPC signals are required.
330
Aaron Durbin1d0b99b2020-04-11 11:58:57 -0600331config DISABLE_SPI_FLASH_ROM_SHARING
332 def_bool n
333 help
334 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
335 which indicates a board level ROM transaction request. This
336 removes arbitration with board and assumes the chipset controls
337 the SPI flash bus entirely.
338
Marshall Dawson62611412019-06-19 11:46:06 -0600339config MAINBOARD_POWER_RESTORE
340 def_bool n
341 help
342 This option determines what state to go to once power is restored
343 after having been lost in S0. Select this option to automatically
344 return to S0. Otherwise the system will remain in S5 once power
345 is restored.
346
Marshall Dawson00a22082020-01-20 23:05:31 -0700347config FSP_TEMP_RAM_SIZE
348 hex
349 depends on FSP_USES_CB_STACK
350 default 0x40000
351 help
352 The amount of coreboot-allocated heap and stack usage by the FSP.
353
Marshall Dawson62611412019-06-19 11:46:06 -0600354menu "PSP Configuration Options"
Martin Roth5c354b92019-04-22 14:55:16 -0600355
Martin Roth5c354b92019-04-22 14:55:16 -0600356config AMDFW_OUTSIDE_CBFS
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700357 bool
Martin Roth5c354b92019-04-22 14:55:16 -0600358 default n
359 help
360 The AMDFW (PSP) is typically locatable in cbfs. Select this
361 option to manually attach the generated amdfw.rom outside of
362 cbfs. The location is selected by the FWM position.
363
364config AMD_FWM_POSITION_INDEX
365 int "Firmware Directory Table location (0 to 5)"
366 range 0 5
367 default 0 if BOARD_ROMSIZE_KB_512
368 default 1 if BOARD_ROMSIZE_KB_1024
369 default 2 if BOARD_ROMSIZE_KB_2048
370 default 3 if BOARD_ROMSIZE_KB_4096
371 default 4 if BOARD_ROMSIZE_KB_8192
372 default 5 if BOARD_ROMSIZE_KB_16384
373 help
374 Typically this is calculated by the ROM size, but there may
375 be situations where you want to put the firmware directory
376 table in a different location.
377 0: 512 KB - 0xFFFA0000
378 1: 1 MB - 0xFFF20000
379 2: 2 MB - 0xFFE20000
380 3: 4 MB - 0xFFC20000
381 4: 8 MB - 0xFF820000
382 5: 16 MB - 0xFF020000
383
384comment "AMD Firmware Directory Table set to location for 512KB ROM"
385 depends on AMD_FWM_POSITION_INDEX = 0
386comment "AMD Firmware Directory Table set to location for 1MB ROM"
387 depends on AMD_FWM_POSITION_INDEX = 1
388comment "AMD Firmware Directory Table set to location for 2MB ROM"
389 depends on AMD_FWM_POSITION_INDEX = 2
390comment "AMD Firmware Directory Table set to location for 4MB ROM"
391 depends on AMD_FWM_POSITION_INDEX = 3
392comment "AMD Firmware Directory Table set to location for 8MB ROM"
393 depends on AMD_FWM_POSITION_INDEX = 4
394comment "AMD Firmware Directory Table set to location for 16MB ROM"
395 depends on AMD_FWM_POSITION_INDEX = 5
396
Marshall Dawson62611412019-06-19 11:46:06 -0600397config AMD_PUBKEY_FILE
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700398 string
Raul E Rangelf39dab12020-05-13 16:46:57 -0600399 default "3rdparty/amd_blobs/picasso/PSP/AmdPubKeyRV.bin"
Martin Roth5c354b92019-04-22 14:55:16 -0600400
Marshall Dawson62611412019-06-19 11:46:06 -0600401config USE_PSPSCUREOS
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700402 bool
Marshall Dawson62611412019-06-19 11:46:06 -0600403 default y
404 help
405 Include the PspSecureOs and PspTrustlet binaries in the PSP build.
406
407 If unsure, answer 'y'
408
409config PSP_LOAD_MP2_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700410 bool
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700411 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600412 help
413 Include the MP2 firmwares and configuration into the PSP build.
414
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700415 If unsure, answer 'n'
Marshall Dawson62611412019-06-19 11:46:06 -0600416
417config PSP_LOAD_S0I3_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700418 bool
Furquan Shaikh30bc5b32020-04-23 18:02:53 -0700419 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600420 help
421 Select this item to include the S0i3 file into the PSP build.
422
423config HAVE_PSP_WHITELIST_FILE
424 bool "Include a debug whitelist file in PSP build"
425 default n
426 help
427 Support secured unlock prior to reset using a whitelisted
428 number? This feature requires a signed whitelist image and
429 bootloader from AMD.
430
431 If unsure, answer 'n'
432
433config PSP_WHITELIST_FILE
Martin Roth49b09a02020-02-20 13:54:06 -0700434 string "Debug whitelist file path"
Marshall Dawson62611412019-06-19 11:46:06 -0600435 depends on HAVE_PSP_WHITELIST_FILE
Raul E Rangelf39dab12020-05-13 16:46:57 -0600436 default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin"
Marshall Dawson62611412019-06-19 11:46:06 -0600437
Martin Roth49b09a02020-02-20 13:54:06 -0700438config PSP_BOOTLOADER_FILE
439 string "Specify the PSP Bootloader file path"
440 default "3rdparty/amd_blobs/picasso/PSP/PspBootLoader_WL_RV.sbin" if HAVE_PSP_WHITELIST_FILE
441 default "3rdparty/amd_blobs/picasso/PSP/PspBootLoader_prod_RV.sbin"
442 help
443 Supply the name of the PSP bootloader file.
444
445 Note that this option may conflict with the whitelist file if a
446 different PSP bootloader binary is specified.
447
Furquan Shaikh577db022020-04-24 15:52:04 -0700448config PSP_UNLOCK_SECURE_DEBUG
449 bool "Unlock secure debug"
450 default n
451 help
452 Select this item to enable secure debug options in PSP.
453
Marshall Dawson62611412019-06-19 11:46:06 -0600454endmenu
Martin Roth5c354b92019-04-22 14:55:16 -0600455
Martin Roth1f337622019-04-22 16:08:31 -0600456endif # SOC_AMD_PICASSO