blob: ec1270be42e898d4ebc22939c63b3e4fa975f110 [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
Martin Roth5c354b92019-04-22 14:55:16 -06002
Martin Roth1f337622019-04-22 16:08:31 -06003config SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06004 bool
5 help
Martin Roth1f337622019-04-22 16:08:31 -06006 AMD Picasso support
Martin Roth5c354b92019-04-22 14:55:16 -06007
Martin Roth1f337622019-04-22 16:08:31 -06008if SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06009
10config CPU_SPECIFIC_OPTIONS
11 def_bool y
12 select ARCH_BOOTBLOCK_X86_32
Martin Rothc7acf162020-05-28 00:44:50 -060013 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth5c354b92019-04-22 14:55:16 -060014 select ARCH_ROMSTAGE_X86_32
15 select ARCH_RAMSTAGE_X86_32
Angel Pons8e035e32021-06-22 12:58:20 +020016 select ARCH_X86
Felix Held46673222020-04-04 02:37:04 +020017 select RESET_VECTOR_IN_RAM
Martin Roth5c354b92019-04-22 14:55:16 -060018 select X86_AMD_FIXED_MTRRS
Subrata Banik9f91ced2021-07-28 15:38:32 +053019 select X86_INIT_NEED_1_SIPI
Kyösti Mälkki3139c8d2020-06-28 16:33:33 +030020 select ACPI_SOC_NVS
Felix Helddfe253b2021-09-02 21:17:50 +020021 select ADD_FSP_BINARIES if USE_AMD_BLOBS
Raul E Rangelb1a0fce2022-01-11 13:02:07 -070022 select CONSOLE_CBMEM_PRINT_PRE_BOOTBLOCK_CONTENTS if VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth5c354b92019-04-22 14:55:16 -060023 select DRIVERS_I2C_DESIGNWARE
Raul E Rangel0357ab72020-07-09 12:08:58 -060024 select DRIVERS_USB_PCI_XHCI
Martin Roth5c354b92019-04-22 14:55:16 -060025 select GENERIC_GPIO_LIB
Furquan Shaikh8e915092020-06-17 23:15:35 -070026 select IDT_IN_EVERY_STAGE
Felix Helde697fd92021-01-18 15:10:43 +010027 select HAVE_ACPI_TABLES
Furquan Shaikh0eabe132020-04-28 21:57:07 -070028 select HAVE_EM100_SUPPORT
Martin Roth5c354b92019-04-22 14:55:16 -060029 select SOC_AMD_COMMON
Karthikeyan Ramasubramanian4520aa22021-04-23 11:42:19 -060030 select SOC_AMD_COMMON_BLOCK_ACP
Felix Held33c548b2021-01-27 20:34:24 +010031 select SOC_AMD_COMMON_BLOCK_ACPI
32 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Held18b51e92021-05-08 01:30:30 +020033 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Eric Lai65b0afe2021-04-09 11:50:48 +080034 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Gleneskf934fae2021-07-20 02:19:58 -070035 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held33c548b2021-01-27 20:34:24 +010036 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held21c46c02021-03-05 00:13:16 +010037 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held33c548b2021-01-27 20:34:24 +010038 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Helddba3fe72021-02-13 01:05:56 +010039 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held33c548b2021-01-27 20:34:24 +010040 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Furquan Shaikh702cf302020-05-09 18:30:51 -070041 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Martin Roth5c354b92019-04-22 14:55:16 -060042 select SOC_AMD_COMMON_BLOCK_HDA
Karthikeyan Ramasubramanian0dbea482021-03-08 23:23:50 -070043 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held33c548b2021-01-27 20:34:24 +010044 select SOC_AMD_COMMON_BLOCK_IOMMU
45 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020046 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Held33c548b2021-01-27 20:34:24 +010047 select SOC_AMD_COMMON_BLOCK_NONCAR
48 select SOC_AMD_COMMON_BLOCK_PCI
Raul E Rangel48314112021-05-10 14:55:11 -060049 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Felix Held0d2c0012021-04-12 23:44:14 +020050 select SOC_AMD_COMMON_BLOCK_PM
51 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held33c548b2021-01-27 20:34:24 +010052 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth5c354b92019-04-22 14:55:16 -060053 select SOC_AMD_COMMON_BLOCK_SATA
Aaron Durbin3d2e18a2020-01-28 11:20:05 -070054 select SOC_AMD_COMMON_BLOCK_SMBUS
Felix Held161d8092020-12-01 18:17:42 +010055 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010056 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held60a46432020-11-12 00:14:16 +010057 select SOC_AMD_COMMON_BLOCK_SMU
Felix Held33c548b2021-01-27 20:34:24 +010058 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held2f5c7592020-12-04 17:31:10 +010059 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held6f8f9c92020-12-09 21:36:56 +010060 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel394c6b02021-02-12 14:37:43 -070061 select SOC_AMD_COMMON_BLOCK_UCODE
Nikolai Vyssotskia289cdd2021-04-28 18:09:29 -050062 select SOC_AMD_COMMON_FSP_DMI_TABLES
Aaron Durbin1d0b99b2020-04-11 11:58:57 -060063 select PROVIDES_ROM_SHARING
Martin Roth5c354b92019-04-22 14:55:16 -060064 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Martin Roth5c354b92019-04-22 14:55:16 -060065 select PARALLEL_MP_AP_WORK
66 select HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -060067 select SSE2
68 select RTC
Marshall Dawson00a22082020-01-20 23:05:31 -070069 select PLATFORM_USES_FSP2_0
Furquan Shaikhc3063c52020-05-28 11:58:20 -070070 select FSP_COMPRESS_FSP_M_LZMA
71 select FSP_COMPRESS_FSP_S_LZMA
Marshall Dawson00a22082020-01-20 23:05:31 -070072 select UDK_2017_BINDING
73 select HAVE_CF9_RESET
Raul E Rangel394c6b02021-02-12 14:37:43 -070074
Angel Pons6f5a6582021-06-22 15:18:07 +020075config ARCH_ALL_STAGES_X86
76 default n
77
Raul E Rangel394c6b02021-02-12 14:37:43 -070078config SOC_AMD_COMMON_BLOCK_UCODE_SIZE
79 default 3200
Martin Roth5c354b92019-04-22 14:55:16 -060080
Felix Heldc4eb45f2021-02-13 02:36:02 +010081config CHIPSET_DEVICETREE
82 string
83 default "soc/amd/picasso/chipset.cb"
84
Felix Held3cc3d812020-06-17 16:16:08 +020085config FSP_M_FILE
86 string "FSP-M (memory init) binary path and filename"
87 depends on ADD_FSP_BINARIES
88 default "3rdparty/amd_blobs/picasso/PICASSO_M.fd"
89 help
90 The path and filename of the FSP-M binary for this platform.
91
92config FSP_S_FILE
93 string "FSP-S (silicon init) binary path and filename"
94 depends on ADD_FSP_BINARIES
95 default "3rdparty/amd_blobs/picasso/PICASSO_S.fd"
96 help
97 The path and filename of the FSP-S binary for this platform.
98
Furquan Shaikhbc456502020-06-10 16:37:23 -070099config EARLY_RESERVED_DRAM_BASE
100 hex
101 default 0x2000000
102 help
103 This variable defines the base address of the DRAM which is reserved
104 for usage by coreboot in early stages (i.e. before ramstage is up).
105 This memory gets reserved in BIOS tables to ensure that the OS does
106 not use it, thus preventing corruption of OS memory in case of S3
107 resume.
108
109config EARLYRAM_BSP_STACK_SIZE
110 hex
111 default 0x1000
112
113config PSP_APOB_DRAM_ADDRESS
114 hex
115 default 0x2001000
116 help
117 Location in DRAM where the PSP will copy the AGESA PSP Output
118 Block.
119
120config PSP_SHAREDMEM_BASE
121 hex
122 default 0x2011000 if VBOOT
123 default 0x0
124 help
125 This variable defines the base address in DRAM memory where PSP copies
Kangheui Won6b36c832021-04-21 14:48:14 +1000126 the vboot workbuf. This is used in the linker script to have a static
Furquan Shaikhbc456502020-06-10 16:37:23 -0700127 allocation for the buffer as well as for adding relevant entries in
Kangheui Won6b36c832021-04-21 14:48:14 +1000128 the BIOS directory table for the PSP.
Furquan Shaikhbc456502020-06-10 16:37:23 -0700129
130config PSP_SHAREDMEM_SIZE
131 hex
132 default 0x8000 if VBOOT
133 default 0x0
134 help
135 Sets the maximum size for the PSP to pass the vboot workbuf and
136 any logs or timestamps back to coreboot. This will be copied
137 into main memory by the PSP and will be available when the x86 is
138 started. The workbuf's base depends on the address of the reset
139 vector.
140
Martin Roth5c354b92019-04-22 14:55:16 -0600141config PRERAM_CBMEM_CONSOLE_SIZE
142 hex
143 default 0x1600
144 help
145 Increase this value if preram cbmem console is getting truncated
146
Kangheui Won4020aa72021-05-20 09:56:39 +1000147config CBFS_MCACHE_SIZE
148 hex
149 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
150
Furquan Shaikhbc456502020-06-10 16:37:23 -0700151config C_ENV_BOOTBLOCK_SIZE
152 hex
153 default 0x10000
154 help
155 Sets the size of the bootblock stage that should be loaded in DRAM.
156 This variable controls the DRAM allocation size in linker script
157 for bootblock stage.
158
Furquan Shaikhbc456502020-06-10 16:37:23 -0700159config ROMSTAGE_ADDR
160 hex
161 default 0x2040000
162 help
163 Sets the address in DRAM where romstage should be loaded.
164
165config ROMSTAGE_SIZE
166 hex
167 default 0x80000
168 help
169 Sets the size of DRAM allocation for romstage in linker script.
170
171config FSP_M_ADDR
172 hex
173 default 0x20C0000
174 help
175 Sets the address in DRAM where FSP-M should be loaded. cbfstool
176 performs relocation of FSP-M to this address.
177
178config FSP_M_SIZE
179 hex
Felix Held779eeb22021-09-16 18:11:04 +0200180 default 0xC0000
Furquan Shaikhbc456502020-06-10 16:37:23 -0700181 help
182 Sets the size of DRAM allocation for FSP-M in linker script.
183
184config VERSTAGE_ADDR
185 hex
186 depends on VBOOT_SEPARATE_VERSTAGE
Felix Held779eeb22021-09-16 18:11:04 +0200187 default 0x2180000
Furquan Shaikhbc456502020-06-10 16:37:23 -0700188 help
189 Sets the address in DRAM where verstage should be loaded if running
190 as a separate stage on x86.
191
192config VERSTAGE_SIZE
193 hex
194 depends on VBOOT_SEPARATE_VERSTAGE
195 default 0x80000
196 help
197 Sets the size of DRAM allocation for verstage in linker script if
198 running as a separate stage on x86.
199
200config RAMBASE
201 hex
202 default 0x10000000
203
Shelley Chen4e9bb332021-10-20 15:43:45 -0700204config ECAM_MMCONF_BASE_ADDRESS
Martin Roth5c354b92019-04-22 14:55:16 -0600205 default 0xF8000000
206
Shelley Chen4e9bb332021-10-20 15:43:45 -0700207config ECAM_MMCONF_BUS_NUMBER
Martin Roth5c354b92019-04-22 14:55:16 -0600208 default 64
209
Raul E Rangel5f52c0e2020-05-13 13:22:48 -0600210config VERSTAGE_ADDR
211 hex
212 default 0x4000000
213
Felix Held1032d222020-11-04 16:19:35 +0100214config MAX_CPUS
215 int
216 default 8
Felix Heldb77387f2021-04-23 22:16:04 +0200217 help
218 Maximum number of threads the platform can have.
Felix Held1032d222020-11-04 16:19:35 +0100219
Martin Roth5c354b92019-04-22 14:55:16 -0600220config VGA_BIOS_ID
221 string
Martin Roth86ba0d72020-02-05 16:46:30 -0700222 default "1002,15d8,c1"
Martin Roth5c354b92019-04-22 14:55:16 -0600223 help
224 The default VGA BIOS PCI vendor/device ID should be set to the
Martin Roth86ba0d72020-02-05 16:46:30 -0700225 result of the map_oprom_vendev_rev() function in northbridge.c.
Martin Roth5c354b92019-04-22 14:55:16 -0600226
227config VGA_BIOS_FILE
228 string
Raul E Rangelf39dab12020-05-13 16:46:57 -0600229 default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin"
Martin Roth5c354b92019-04-22 14:55:16 -0600230
Martin Roth86ba0d72020-02-05 16:46:30 -0700231config VGA_BIOS_SECOND
232 def_bool y
233
234config VGA_BIOS_SECOND_ID
235 string
236 default "1002,15dd,c4"
237 help
238 Because Dali and Picasso need different video BIOSes, but have the
239 same vendor/device IDs, we need an alternate method to determine the
240 correct video BIOS. In map_oprom_vendev_rev(), we look at the cpuid
241 and decide which rom to load.
242
243 Even though the hardware has the same vendor/device IDs, the vBIOS
244 contains a *different* device ID, confusing the situation even more.
245
246config VGA_BIOS_SECOND_FILE
247 string
248 default "3rdparty/amd_blobs/picasso/Raven2GenericVbios.bin"
249
250config CHECK_REV_IN_OPROM_NAME
251 bool
252 default y
253 help
254 Select this in the platform BIOS or chipset if the option rom has a
255 revision that needs to be checked when searching CBFS.
256
Martin Roth5c354b92019-04-22 14:55:16 -0600257config S3_VGA_ROM_RUN
258 bool
259 default n
260
261config HEAP_SIZE
262 hex
263 default 0xc0000
264
Martin Roth5c354b92019-04-22 14:55:16 -0600265config SERIRQ_CONTINUOUS_MODE
266 bool
267 default n
268 help
269 Set this option to y for serial IRQ in continuous mode.
270 Otherwise it is in quiet mode.
271
Felix Helde7382992021-01-12 23:05:56 +0100272config CONSOLE_UART_BASE_ADDRESS
273 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
274 hex
275 default 0xfedc9000 if UART_FOR_CONSOLE = 0
276 default 0xfedca000 if UART_FOR_CONSOLE = 1
Felix Heldd614e852021-06-15 21:06:38 +0200277 default 0xfedce000 if UART_FOR_CONSOLE = 2
Felix Helde7382992021-01-12 23:05:56 +0100278 default 0xfedcf000 if UART_FOR_CONSOLE = 3
279
Martin Roth5c354b92019-04-22 14:55:16 -0600280config SMM_TSEG_SIZE
281 hex
Felix Helde22eef72021-02-10 22:22:07 +0100282 default 0x800000 if HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -0600283 default 0x0
284
285config SMM_RESERVED_SIZE
286 hex
Marshall Dawson3e2fabf2020-06-12 10:28:04 -0600287 default 0x180000
Martin Roth5c354b92019-04-22 14:55:16 -0600288
289config SMM_MODULE_STACK_SIZE
290 hex
291 default 0x800
292
293config ACPI_CPU_STRING
294 string
Jason Gleneskf2a59a42020-08-10 00:58:37 -0700295 default "\\_SB.C%03d"
Martin Roth5c354b92019-04-22 14:55:16 -0600296
297config ACPI_BERT
298 bool "Build ACPI BERT Table"
299 default y
300 depends on HAVE_ACPI_TABLES
301 help
302 Report Machine Check errors identified in POST to the OS in an
Marshall Dawson03743b72020-06-18 10:23:48 -0600303 ACPI Boot Error Record Table.
Martin Roth5c354b92019-04-22 14:55:16 -0600304
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700305config ACPI_BERT_SIZE
306 hex
Marshall Dawson03743b72020-06-18 10:23:48 -0600307 default 0x4000 if ACPI_BERT
308 default 0x0
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700309 help
310 Specify the amount of DRAM reserved for gathering the data used to
311 generate the ACPI table.
312
Jason Gleneskbc521432020-09-14 05:22:47 -0700313config ACPI_SSDT_PSD_INDEPENDENT
314 bool "Allow core p-state independent transitions"
315 default y
316 help
317 AMD recommends the ACPI _PSD object to be configured to cause
318 cores to transition between p-states independently. A vendor may
319 choose to generate _PSD object to allow cores to transition together.
320
Furquan Shaikh40a38882020-05-01 10:43:48 -0700321config CHROMEOS
Rob Barnes5ac928d2020-07-07 16:16:12 -0600322 select ALWAYS_LOAD_OPROM
323 select ALWAYS_RUN_OPROM
Furquan Shaikh40a38882020-05-01 10:43:48 -0700324
Marshall Dawson62611412019-06-19 11:46:06 -0600325config RO_REGION_ONLY
326 string
327 depends on CHROMEOS
328 default "apu/amdfw"
Martin Roth5c354b92019-04-22 14:55:16 -0600329
Marshall Dawson62611412019-06-19 11:46:06 -0600330config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
331 int
Martin Roth4017de02019-12-16 23:21:05 -0700332 default 150
Marshall Dawson62611412019-06-19 11:46:06 -0600333
Aaron Durbin1d0b99b2020-04-11 11:58:57 -0600334config DISABLE_SPI_FLASH_ROM_SHARING
335 def_bool n
336 help
337 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
338 which indicates a board level ROM transaction request. This
339 removes arbitration with board and assumes the chipset controls
340 the SPI flash bus entirely.
341
Felix Held27b295b2021-03-25 01:20:41 +0100342config DISABLE_KEYBOARD_RESET_PIN
343 bool
344 help
345 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
346 signal. When this pin is used as GPIO and the keyboard reset
347 functionality isn't disabled, configuring it as an output and driving
348 it as 0 will cause a reset.
349
Marshall Dawson00a22082020-01-20 23:05:31 -0700350config FSP_TEMP_RAM_SIZE
351 hex
Marshall Dawson00a22082020-01-20 23:05:31 -0700352 default 0x40000
353 help
354 The amount of coreboot-allocated heap and stack usage by the FSP.
355
Marshall Dawson62611412019-06-19 11:46:06 -0600356menu "PSP Configuration Options"
Martin Roth5c354b92019-04-22 14:55:16 -0600357
Martin Roth5c354b92019-04-22 14:55:16 -0600358config AMD_FWM_POSITION_INDEX
359 int "Firmware Directory Table location (0 to 5)"
360 range 0 5
361 default 0 if BOARD_ROMSIZE_KB_512
362 default 1 if BOARD_ROMSIZE_KB_1024
363 default 2 if BOARD_ROMSIZE_KB_2048
364 default 3 if BOARD_ROMSIZE_KB_4096
365 default 4 if BOARD_ROMSIZE_KB_8192
366 default 5 if BOARD_ROMSIZE_KB_16384
367 help
368 Typically this is calculated by the ROM size, but there may
369 be situations where you want to put the firmware directory
370 table in a different location.
371 0: 512 KB - 0xFFFA0000
372 1: 1 MB - 0xFFF20000
373 2: 2 MB - 0xFFE20000
374 3: 4 MB - 0xFFC20000
375 4: 8 MB - 0xFF820000
376 5: 16 MB - 0xFF020000
377
378comment "AMD Firmware Directory Table set to location for 512KB ROM"
379 depends on AMD_FWM_POSITION_INDEX = 0
380comment "AMD Firmware Directory Table set to location for 1MB ROM"
381 depends on AMD_FWM_POSITION_INDEX = 1
382comment "AMD Firmware Directory Table set to location for 2MB ROM"
383 depends on AMD_FWM_POSITION_INDEX = 2
384comment "AMD Firmware Directory Table set to location for 4MB ROM"
385 depends on AMD_FWM_POSITION_INDEX = 3
386comment "AMD Firmware Directory Table set to location for 8MB ROM"
387 depends on AMD_FWM_POSITION_INDEX = 4
388comment "AMD Firmware Directory Table set to location for 16MB ROM"
389 depends on AMD_FWM_POSITION_INDEX = 5
390
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800391config AMDFW_CONFIG_FILE
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700392 string
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800393 default "src/soc/amd/picasso/fw.cfg"
Martin Roth5c354b92019-04-22 14:55:16 -0600394
Marshall Dawson62611412019-06-19 11:46:06 -0600395config PSP_LOAD_MP2_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700396 bool
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700397 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600398 help
399 Include the MP2 firmwares and configuration into the PSP build.
400
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700401 If unsure, answer 'n'
Marshall Dawson62611412019-06-19 11:46:06 -0600402
403config PSP_LOAD_S0I3_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700404 bool
Furquan Shaikh30bc5b32020-04-23 18:02:53 -0700405 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600406 help
407 Select this item to include the S0i3 file into the PSP build.
408
409config HAVE_PSP_WHITELIST_FILE
410 bool "Include a debug whitelist file in PSP build"
411 default n
412 help
413 Support secured unlock prior to reset using a whitelisted
414 number? This feature requires a signed whitelist image and
415 bootloader from AMD.
416
417 If unsure, answer 'n'
418
419config PSP_WHITELIST_FILE
Martin Roth49b09a02020-02-20 13:54:06 -0700420 string "Debug whitelist file path"
Marshall Dawson62611412019-06-19 11:46:06 -0600421 depends on HAVE_PSP_WHITELIST_FILE
Raul E Rangelf39dab12020-05-13 16:46:57 -0600422 default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin"
Marshall Dawson62611412019-06-19 11:46:06 -0600423
Furquan Shaikh577db022020-04-24 15:52:04 -0700424config PSP_UNLOCK_SECURE_DEBUG
425 bool "Unlock secure debug"
426 default n
427 help
428 Select this item to enable secure debug options in PSP.
429
Martin Rothde498332020-09-01 11:00:28 -0600430config PSP_VERSTAGE_FILE
431 string "Specify the PSP_verstage file path"
432 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600433 default "\$(obj)/psp_verstage.bin"
Martin Rothde498332020-09-01 11:00:28 -0600434 help
435 Add psp_verstage file to the build & PSP Directory Table
436
Martin Rothfe87d762020-09-01 11:04:21 -0600437config PSP_VERSTAGE_SIGNING_TOKEN
438 string "Specify the PSP_verstage Signature Token file path"
439 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
440 default ""
441 help
442 Add psp_verstage signature token to the build & PSP Directory Table
443
Martin Rothfdad5ad2021-04-16 11:36:01 -0600444config PSP_SOFTFUSE_BITS
445 string "PSP Soft Fuse bits to enable"
446 default "28"
447 help
448 Space separated list of Soft Fuse bits to enable.
449 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
450 Bit 15: PSP post code destination: 0=LPC 1=eSPI
451 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
452
453 See #55758 (NDA) for additional bit definitions.
454
Marshall Dawson62611412019-06-19 11:46:06 -0600455endmenu
Martin Roth5c354b92019-04-22 14:55:16 -0600456
Martin Rothc7acf162020-05-28 00:44:50 -0600457config VBOOT
458 select VBOOT_VBNV_CMOS
Martin Rothe7e6c4e2020-07-15 11:54:14 -0600459 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Martin Rothc7acf162020-05-28 00:44:50 -0600460
461config VBOOT_STARTS_BEFORE_BOOTBLOCK
462 def_bool n
463 depends on VBOOT
464 select ARCH_VERSTAGE_ARMV7
465 help
466 Runs verstage on the PSP. Only available on
467 certain Chrome OS branded parts from AMD.
468
Martin Roth5632c6b2020-10-28 11:52:30 -0600469config VBOOT_HASH_BLOCK_SIZE
470 hex
471 default 0x9000
472 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
473 help
474 Because the bulk of the time in psp_verstage to hash the RO cbfs is
475 spent in the overhead of doing svc calls, increasing the hash block
476 size significantly cuts the verstage hashing time as seen below.
477
478 4k takes 180ms
479 16k takes 44ms
480 32k takes 33.7ms
481 36k takes 32.5ms
482 There's actually still room for an even bigger stack, but we've
483 reached a point of diminishing returns.
484
Martin Roth50cca762020-08-13 11:06:18 -0600485config CMOS_RECOVERY_BYTE
486 hex
487 default 0x51
488 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
489 help
490 If the workbuf is not passed from the PSP to coreboot, set the
491 recovery flag and reboot. The PSP will read this byte, mark the
492 recovery request in VBNV, and reset the system into recovery mode.
493
494 This is the byte before the default first byte used by VBNV
495 (0x26 + 0x0E - 1)
496
Martin Roth9aa8d112020-06-04 21:31:41 -0600497if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
498
499config RWA_REGION_ONLY
500 string
501 default "apu/amdfw_a"
502 help
503 Add a space-delimited list of filenames that should only be in the
504 RW-A section.
505
506config RWB_REGION_ONLY
507 string
508 default "apu/amdfw_b"
509 help
510 Add a space-delimited list of filenames that should only be in the
511 RW-B section.
512
513config PICASSO_FW_A_POSITION
514 hex
515 help
516 Location of the AMD firmware in the RW_A region
517
518config PICASSO_FW_B_POSITION
519 hex
520 help
521 Location of the AMD firmware in the RW_B region
522
523endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
524
Martin Roth1f337622019-04-22 16:08:31 -0600525endif # SOC_AMD_PICASSO