blob: 5897c7cfce750b7a5ce6f4ed83e6d39665f1b75c [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
Martin Roth5c354b92019-04-22 14:55:16 -06002
Martin Roth1f337622019-04-22 16:08:31 -06003config SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06004 bool
5 help
Martin Roth1f337622019-04-22 16:08:31 -06006 AMD Picasso support
Martin Roth5c354b92019-04-22 14:55:16 -06007
Martin Roth1f337622019-04-22 16:08:31 -06008if SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06009
10config CPU_SPECIFIC_OPTIONS
11 def_bool y
12 select ARCH_BOOTBLOCK_X86_32
Martin Rothc7acf162020-05-28 00:44:50 -060013 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth5c354b92019-04-22 14:55:16 -060014 select ARCH_ROMSTAGE_X86_32
15 select ARCH_RAMSTAGE_X86_32
Felix Held46673222020-04-04 02:37:04 +020016 select RESET_VECTOR_IN_RAM
Martin Roth5c354b92019-04-22 14:55:16 -060017 select X86_AMD_FIXED_MTRRS
Marshall Dawson34c30562019-07-16 15:18:00 -060018 select X86_AMD_INIT_SIPI
Kyösti Mälkki3139c8d2020-06-28 16:33:33 +030019 select ACPI_SOC_NVS
Martin Roth5c354b92019-04-22 14:55:16 -060020 select DRIVERS_I2C_DESIGNWARE
Raul E Rangel0357ab72020-07-09 12:08:58 -060021 select DRIVERS_USB_PCI_XHCI
Martin Roth5c354b92019-04-22 14:55:16 -060022 select GENERIC_GPIO_LIB
Furquan Shaikh8e915092020-06-17 23:15:35 -070023 select IDT_IN_EVERY_STAGE
Martin Roth5c354b92019-04-22 14:55:16 -060024 select IOAPIC
Felix Helde697fd92021-01-18 15:10:43 +010025 select HAVE_ACPI_TABLES
Furquan Shaikh0eabe132020-04-28 21:57:07 -070026 select HAVE_EM100_SUPPORT
Martin Roth5c354b92019-04-22 14:55:16 -060027 select SOC_AMD_COMMON
Karthikeyan Ramasubramanian4520aa22021-04-23 11:42:19 -060028 select SOC_AMD_COMMON_BLOCK_ACP
Felix Held33c548b2021-01-27 20:34:24 +010029 select SOC_AMD_COMMON_BLOCK_ACPI
30 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Held18b51e92021-05-08 01:30:30 +020031 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Eric Lai65b0afe2021-04-09 11:50:48 +080032 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Felix Held33c548b2021-01-27 20:34:24 +010033 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held21c46c02021-03-05 00:13:16 +010034 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held33c548b2021-01-27 20:34:24 +010035 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Helddba3fe72021-02-13 01:05:56 +010036 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held33c548b2021-01-27 20:34:24 +010037 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Furquan Shaikh702cf302020-05-09 18:30:51 -070038 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Martin Roth5c354b92019-04-22 14:55:16 -060039 select SOC_AMD_COMMON_BLOCK_HDA
Karthikeyan Ramasubramanian0dbea482021-03-08 23:23:50 -070040 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held33c548b2021-01-27 20:34:24 +010041 select SOC_AMD_COMMON_BLOCK_IOMMU
42 select SOC_AMD_COMMON_BLOCK_LPC
43 select SOC_AMD_COMMON_BLOCK_NONCAR
44 select SOC_AMD_COMMON_BLOCK_PCI
Raul E Rangel48314112021-05-10 14:55:11 -060045 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Felix Held0d2c0012021-04-12 23:44:14 +020046 select SOC_AMD_COMMON_BLOCK_PM
47 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held33c548b2021-01-27 20:34:24 +010048 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth5c354b92019-04-22 14:55:16 -060049 select SOC_AMD_COMMON_BLOCK_SATA
Aaron Durbin3d2e18a2020-01-28 11:20:05 -070050 select SOC_AMD_COMMON_BLOCK_SMBUS
Felix Held161d8092020-12-01 18:17:42 +010051 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010052 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held60a46432020-11-12 00:14:16 +010053 select SOC_AMD_COMMON_BLOCK_SMU
Felix Held33c548b2021-01-27 20:34:24 +010054 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held2f5c7592020-12-04 17:31:10 +010055 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held6f8f9c92020-12-09 21:36:56 +010056 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel394c6b02021-02-12 14:37:43 -070057 select SOC_AMD_COMMON_BLOCK_UCODE
Aaron Durbin1d0b99b2020-04-11 11:58:57 -060058 select PROVIDES_ROM_SHARING
Martin Roth5c354b92019-04-22 14:55:16 -060059 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Martin Roth5c354b92019-04-22 14:55:16 -060060 select PARALLEL_MP
61 select PARALLEL_MP_AP_WORK
62 select HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -060063 select SSE2
64 select RTC
Marshall Dawson00a22082020-01-20 23:05:31 -070065 select PLATFORM_USES_FSP2_0
Furquan Shaikhc3063c52020-05-28 11:58:20 -070066 select FSP_COMPRESS_FSP_M_LZMA
67 select FSP_COMPRESS_FSP_S_LZMA
Marshall Dawson00a22082020-01-20 23:05:31 -070068 select UDK_2017_BINDING
69 select HAVE_CF9_RESET
Raul E Rangel1c9a5ccb2020-12-16 10:35:49 -070070 select NO_CBFS_MCACHE if VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel394c6b02021-02-12 14:37:43 -070071
72config SOC_AMD_COMMON_BLOCK_UCODE_SIZE
73 default 3200
Martin Roth5c354b92019-04-22 14:55:16 -060074
Felix Held3cc3d812020-06-17 16:16:08 +020075config FSP_M_FILE
76 string "FSP-M (memory init) binary path and filename"
77 depends on ADD_FSP_BINARIES
78 default "3rdparty/amd_blobs/picasso/PICASSO_M.fd"
79 help
80 The path and filename of the FSP-M binary for this platform.
81
82config FSP_S_FILE
83 string "FSP-S (silicon init) binary path and filename"
84 depends on ADD_FSP_BINARIES
85 default "3rdparty/amd_blobs/picasso/PICASSO_S.fd"
86 help
87 The path and filename of the FSP-S binary for this platform.
88
Furquan Shaikhbc456502020-06-10 16:37:23 -070089config EARLY_RESERVED_DRAM_BASE
90 hex
91 default 0x2000000
92 help
93 This variable defines the base address of the DRAM which is reserved
94 for usage by coreboot in early stages (i.e. before ramstage is up).
95 This memory gets reserved in BIOS tables to ensure that the OS does
96 not use it, thus preventing corruption of OS memory in case of S3
97 resume.
98
99config EARLYRAM_BSP_STACK_SIZE
100 hex
101 default 0x1000
102
103config PSP_APOB_DRAM_ADDRESS
104 hex
105 default 0x2001000
106 help
107 Location in DRAM where the PSP will copy the AGESA PSP Output
108 Block.
109
110config PSP_SHAREDMEM_BASE
111 hex
112 default 0x2011000 if VBOOT
113 default 0x0
114 help
115 This variable defines the base address in DRAM memory where PSP copies
Kangheui Won6b36c832021-04-21 14:48:14 +1000116 the vboot workbuf. This is used in the linker script to have a static
Furquan Shaikhbc456502020-06-10 16:37:23 -0700117 allocation for the buffer as well as for adding relevant entries in
Kangheui Won6b36c832021-04-21 14:48:14 +1000118 the BIOS directory table for the PSP.
Furquan Shaikhbc456502020-06-10 16:37:23 -0700119
120config PSP_SHAREDMEM_SIZE
121 hex
122 default 0x8000 if VBOOT
123 default 0x0
124 help
125 Sets the maximum size for the PSP to pass the vboot workbuf and
126 any logs or timestamps back to coreboot. This will be copied
127 into main memory by the PSP and will be available when the x86 is
128 started. The workbuf's base depends on the address of the reset
129 vector.
130
Martin Roth5c354b92019-04-22 14:55:16 -0600131config PRERAM_CBMEM_CONSOLE_SIZE
132 hex
133 default 0x1600
134 help
135 Increase this value if preram cbmem console is getting truncated
136
Furquan Shaikhbc456502020-06-10 16:37:23 -0700137config C_ENV_BOOTBLOCK_SIZE
138 hex
139 default 0x10000
140 help
141 Sets the size of the bootblock stage that should be loaded in DRAM.
142 This variable controls the DRAM allocation size in linker script
143 for bootblock stage.
144
Furquan Shaikhbc456502020-06-10 16:37:23 -0700145config ROMSTAGE_ADDR
146 hex
147 default 0x2040000
148 help
149 Sets the address in DRAM where romstage should be loaded.
150
151config ROMSTAGE_SIZE
152 hex
153 default 0x80000
154 help
155 Sets the size of DRAM allocation for romstage in linker script.
156
157config FSP_M_ADDR
158 hex
159 default 0x20C0000
160 help
161 Sets the address in DRAM where FSP-M should be loaded. cbfstool
162 performs relocation of FSP-M to this address.
163
164config FSP_M_SIZE
165 hex
166 default 0x80000
167 help
168 Sets the size of DRAM allocation for FSP-M in linker script.
169
170config VERSTAGE_ADDR
171 hex
172 depends on VBOOT_SEPARATE_VERSTAGE
173 default 0x2140000
174 help
175 Sets the address in DRAM where verstage should be loaded if running
176 as a separate stage on x86.
177
178config VERSTAGE_SIZE
179 hex
180 depends on VBOOT_SEPARATE_VERSTAGE
181 default 0x80000
182 help
183 Sets the size of DRAM allocation for verstage in linker script if
184 running as a separate stage on x86.
185
186config RAMBASE
187 hex
188 default 0x10000000
189
Martin Roth5c354b92019-04-22 14:55:16 -0600190config CPU_ADDR_BITS
191 int
192 default 48
193
Martin Roth5c354b92019-04-22 14:55:16 -0600194config MMCONF_BASE_ADDRESS
Martin Roth5c354b92019-04-22 14:55:16 -0600195 default 0xF8000000
196
197config MMCONF_BUS_NUMBER
Martin Roth5c354b92019-04-22 14:55:16 -0600198 default 64
199
Raul E Rangel5f52c0e2020-05-13 13:22:48 -0600200config VERSTAGE_ADDR
201 hex
202 default 0x4000000
203
Felix Held1032d222020-11-04 16:19:35 +0100204config MAX_CPUS
205 int
206 default 8
Felix Heldb77387f2021-04-23 22:16:04 +0200207 help
208 Maximum number of threads the platform can have.
Felix Held1032d222020-11-04 16:19:35 +0100209
Martin Roth5c354b92019-04-22 14:55:16 -0600210config VGA_BIOS_ID
211 string
Martin Roth86ba0d72020-02-05 16:46:30 -0700212 default "1002,15d8,c1"
Martin Roth5c354b92019-04-22 14:55:16 -0600213 help
214 The default VGA BIOS PCI vendor/device ID should be set to the
Martin Roth86ba0d72020-02-05 16:46:30 -0700215 result of the map_oprom_vendev_rev() function in northbridge.c.
Martin Roth5c354b92019-04-22 14:55:16 -0600216
217config VGA_BIOS_FILE
218 string
Raul E Rangelf39dab12020-05-13 16:46:57 -0600219 default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin"
Martin Roth5c354b92019-04-22 14:55:16 -0600220
Martin Roth86ba0d72020-02-05 16:46:30 -0700221config VGA_BIOS_SECOND
222 def_bool y
223
224config VGA_BIOS_SECOND_ID
225 string
226 default "1002,15dd,c4"
227 help
228 Because Dali and Picasso need different video BIOSes, but have the
229 same vendor/device IDs, we need an alternate method to determine the
230 correct video BIOS. In map_oprom_vendev_rev(), we look at the cpuid
231 and decide which rom to load.
232
233 Even though the hardware has the same vendor/device IDs, the vBIOS
234 contains a *different* device ID, confusing the situation even more.
235
236config VGA_BIOS_SECOND_FILE
237 string
238 default "3rdparty/amd_blobs/picasso/Raven2GenericVbios.bin"
239
240config CHECK_REV_IN_OPROM_NAME
241 bool
242 default y
243 help
244 Select this in the platform BIOS or chipset if the option rom has a
245 revision that needs to be checked when searching CBFS.
246
Martin Roth5c354b92019-04-22 14:55:16 -0600247config S3_VGA_ROM_RUN
248 bool
249 default n
250
251config HEAP_SIZE
252 hex
253 default 0xc0000
254
Martin Roth5c354b92019-04-22 14:55:16 -0600255config SERIRQ_CONTINUOUS_MODE
256 bool
257 default n
258 help
259 Set this option to y for serial IRQ in continuous mode.
260 Otherwise it is in quiet mode.
261
Felix Helde7382992021-01-12 23:05:56 +0100262config CONSOLE_UART_BASE_ADDRESS
263 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
264 hex
265 default 0xfedc9000 if UART_FOR_CONSOLE = 0
266 default 0xfedca000 if UART_FOR_CONSOLE = 1
267 default 0xfedc3000 if UART_FOR_CONSOLE = 2
268 default 0xfedcf000 if UART_FOR_CONSOLE = 3
269
Martin Roth5c354b92019-04-22 14:55:16 -0600270config SMM_TSEG_SIZE
271 hex
Felix Helde22eef72021-02-10 22:22:07 +0100272 default 0x800000 if HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -0600273 default 0x0
274
275config SMM_RESERVED_SIZE
276 hex
Marshall Dawson3e2fabf2020-06-12 10:28:04 -0600277 default 0x180000
Martin Roth5c354b92019-04-22 14:55:16 -0600278
279config SMM_MODULE_STACK_SIZE
280 hex
281 default 0x800
282
283config ACPI_CPU_STRING
284 string
Jason Gleneskf2a59a42020-08-10 00:58:37 -0700285 default "\\_SB.C%03d"
Martin Roth5c354b92019-04-22 14:55:16 -0600286
287config ACPI_BERT
288 bool "Build ACPI BERT Table"
289 default y
290 depends on HAVE_ACPI_TABLES
291 help
292 Report Machine Check errors identified in POST to the OS in an
Marshall Dawson03743b72020-06-18 10:23:48 -0600293 ACPI Boot Error Record Table.
Martin Roth5c354b92019-04-22 14:55:16 -0600294
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700295config ACPI_BERT_SIZE
296 hex
Marshall Dawson03743b72020-06-18 10:23:48 -0600297 default 0x4000 if ACPI_BERT
298 default 0x0
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700299 help
300 Specify the amount of DRAM reserved for gathering the data used to
301 generate the ACPI table.
302
Jason Gleneskbc521432020-09-14 05:22:47 -0700303config ACPI_SSDT_PSD_INDEPENDENT
304 bool "Allow core p-state independent transitions"
305 default y
306 help
307 AMD recommends the ACPI _PSD object to be configured to cause
308 cores to transition between p-states independently. A vendor may
309 choose to generate _PSD object to allow cores to transition together.
310
Furquan Shaikh40a38882020-05-01 10:43:48 -0700311config CHROMEOS
Rob Barnes5ac928d2020-07-07 16:16:12 -0600312 select ALWAYS_LOAD_OPROM
313 select ALWAYS_RUN_OPROM
Furquan Shaikh40a38882020-05-01 10:43:48 -0700314
Marshall Dawson62611412019-06-19 11:46:06 -0600315config RO_REGION_ONLY
316 string
317 depends on CHROMEOS
318 default "apu/amdfw"
Martin Roth5c354b92019-04-22 14:55:16 -0600319
Marshall Dawson62611412019-06-19 11:46:06 -0600320config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
321 int
Martin Roth4017de02019-12-16 23:21:05 -0700322 default 150
Marshall Dawson62611412019-06-19 11:46:06 -0600323
Aaron Durbin1d0b99b2020-04-11 11:58:57 -0600324config DISABLE_SPI_FLASH_ROM_SHARING
325 def_bool n
326 help
327 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
328 which indicates a board level ROM transaction request. This
329 removes arbitration with board and assumes the chipset controls
330 the SPI flash bus entirely.
331
Felix Held27b295b2021-03-25 01:20:41 +0100332config DISABLE_KEYBOARD_RESET_PIN
333 bool
334 help
335 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
336 signal. When this pin is used as GPIO and the keyboard reset
337 functionality isn't disabled, configuring it as an output and driving
338 it as 0 will cause a reset.
339
Marshall Dawson00a22082020-01-20 23:05:31 -0700340config FSP_TEMP_RAM_SIZE
341 hex
Marshall Dawson00a22082020-01-20 23:05:31 -0700342 default 0x40000
343 help
344 The amount of coreboot-allocated heap and stack usage by the FSP.
345
Marshall Dawson62611412019-06-19 11:46:06 -0600346menu "PSP Configuration Options"
Martin Roth5c354b92019-04-22 14:55:16 -0600347
Martin Roth5c354b92019-04-22 14:55:16 -0600348config AMD_FWM_POSITION_INDEX
349 int "Firmware Directory Table location (0 to 5)"
350 range 0 5
351 default 0 if BOARD_ROMSIZE_KB_512
352 default 1 if BOARD_ROMSIZE_KB_1024
353 default 2 if BOARD_ROMSIZE_KB_2048
354 default 3 if BOARD_ROMSIZE_KB_4096
355 default 4 if BOARD_ROMSIZE_KB_8192
356 default 5 if BOARD_ROMSIZE_KB_16384
357 help
358 Typically this is calculated by the ROM size, but there may
359 be situations where you want to put the firmware directory
360 table in a different location.
361 0: 512 KB - 0xFFFA0000
362 1: 1 MB - 0xFFF20000
363 2: 2 MB - 0xFFE20000
364 3: 4 MB - 0xFFC20000
365 4: 8 MB - 0xFF820000
366 5: 16 MB - 0xFF020000
367
368comment "AMD Firmware Directory Table set to location for 512KB ROM"
369 depends on AMD_FWM_POSITION_INDEX = 0
370comment "AMD Firmware Directory Table set to location for 1MB ROM"
371 depends on AMD_FWM_POSITION_INDEX = 1
372comment "AMD Firmware Directory Table set to location for 2MB ROM"
373 depends on AMD_FWM_POSITION_INDEX = 2
374comment "AMD Firmware Directory Table set to location for 4MB ROM"
375 depends on AMD_FWM_POSITION_INDEX = 3
376comment "AMD Firmware Directory Table set to location for 8MB ROM"
377 depends on AMD_FWM_POSITION_INDEX = 4
378comment "AMD Firmware Directory Table set to location for 16MB ROM"
379 depends on AMD_FWM_POSITION_INDEX = 5
380
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800381config AMDFW_CONFIG_FILE
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700382 string
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800383 default "src/soc/amd/picasso/fw.cfg"
Martin Roth5c354b92019-04-22 14:55:16 -0600384
Marshall Dawson62611412019-06-19 11:46:06 -0600385config PSP_LOAD_MP2_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700386 bool
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700387 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600388 help
389 Include the MP2 firmwares and configuration into the PSP build.
390
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700391 If unsure, answer 'n'
Marshall Dawson62611412019-06-19 11:46:06 -0600392
393config PSP_LOAD_S0I3_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700394 bool
Furquan Shaikh30bc5b32020-04-23 18:02:53 -0700395 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600396 help
397 Select this item to include the S0i3 file into the PSP build.
398
399config HAVE_PSP_WHITELIST_FILE
400 bool "Include a debug whitelist file in PSP build"
401 default n
402 help
403 Support secured unlock prior to reset using a whitelisted
404 number? This feature requires a signed whitelist image and
405 bootloader from AMD.
406
407 If unsure, answer 'n'
408
409config PSP_WHITELIST_FILE
Martin Roth49b09a02020-02-20 13:54:06 -0700410 string "Debug whitelist file path"
Marshall Dawson62611412019-06-19 11:46:06 -0600411 depends on HAVE_PSP_WHITELIST_FILE
Raul E Rangelf39dab12020-05-13 16:46:57 -0600412 default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin"
Marshall Dawson62611412019-06-19 11:46:06 -0600413
Furquan Shaikh577db022020-04-24 15:52:04 -0700414config PSP_UNLOCK_SECURE_DEBUG
415 bool "Unlock secure debug"
416 default n
417 help
418 Select this item to enable secure debug options in PSP.
419
Martin Rothde498332020-09-01 11:00:28 -0600420config PSP_VERSTAGE_FILE
421 string "Specify the PSP_verstage file path"
422 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
423 default "$(obj)/psp_verstage.bin"
424 help
425 Add psp_verstage file to the build & PSP Directory Table
426
Martin Rothfe87d762020-09-01 11:04:21 -0600427config PSP_VERSTAGE_SIGNING_TOKEN
428 string "Specify the PSP_verstage Signature Token file path"
429 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
430 default ""
431 help
432 Add psp_verstage signature token to the build & PSP Directory Table
433
Martin Rothfdad5ad2021-04-16 11:36:01 -0600434config PSP_SOFTFUSE_BITS
435 string "PSP Soft Fuse bits to enable"
436 default "28"
437 help
438 Space separated list of Soft Fuse bits to enable.
439 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
440 Bit 15: PSP post code destination: 0=LPC 1=eSPI
441 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
442
443 See #55758 (NDA) for additional bit definitions.
444
Marshall Dawson62611412019-06-19 11:46:06 -0600445endmenu
Martin Roth5c354b92019-04-22 14:55:16 -0600446
Martin Rothc7acf162020-05-28 00:44:50 -0600447config VBOOT
448 select VBOOT_VBNV_CMOS
Martin Rothe7e6c4e2020-07-15 11:54:14 -0600449 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Martin Rothc7acf162020-05-28 00:44:50 -0600450
451config VBOOT_STARTS_BEFORE_BOOTBLOCK
452 def_bool n
453 depends on VBOOT
454 select ARCH_VERSTAGE_ARMV7
455 help
456 Runs verstage on the PSP. Only available on
457 certain Chrome OS branded parts from AMD.
458
Martin Roth5632c6b2020-10-28 11:52:30 -0600459config VBOOT_HASH_BLOCK_SIZE
460 hex
461 default 0x9000
462 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
463 help
464 Because the bulk of the time in psp_verstage to hash the RO cbfs is
465 spent in the overhead of doing svc calls, increasing the hash block
466 size significantly cuts the verstage hashing time as seen below.
467
468 4k takes 180ms
469 16k takes 44ms
470 32k takes 33.7ms
471 36k takes 32.5ms
472 There's actually still room for an even bigger stack, but we've
473 reached a point of diminishing returns.
474
Martin Roth50cca762020-08-13 11:06:18 -0600475config CMOS_RECOVERY_BYTE
476 hex
477 default 0x51
478 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
479 help
480 If the workbuf is not passed from the PSP to coreboot, set the
481 recovery flag and reboot. The PSP will read this byte, mark the
482 recovery request in VBNV, and reset the system into recovery mode.
483
484 This is the byte before the default first byte used by VBNV
485 (0x26 + 0x0E - 1)
486
Martin Roth9aa8d112020-06-04 21:31:41 -0600487if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
488
489config RWA_REGION_ONLY
490 string
491 default "apu/amdfw_a"
492 help
493 Add a space-delimited list of filenames that should only be in the
494 RW-A section.
495
496config RWB_REGION_ONLY
497 string
498 default "apu/amdfw_b"
499 help
500 Add a space-delimited list of filenames that should only be in the
501 RW-B section.
502
503config PICASSO_FW_A_POSITION
504 hex
505 help
506 Location of the AMD firmware in the RW_A region
507
508config PICASSO_FW_B_POSITION
509 hex
510 help
511 Location of the AMD firmware in the RW_B region
512
513endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
514
Martin Roth1f337622019-04-22 16:08:31 -0600515endif # SOC_AMD_PICASSO