blob: eb1780ae8dd14e5f98a5776f2e3c5127a66d884b [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
Martin Roth5c354b92019-04-22 14:55:16 -06002
Martin Roth1f337622019-04-22 16:08:31 -06003config SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06004 bool
5 help
Martin Roth1f337622019-04-22 16:08:31 -06006 AMD Picasso support
Martin Roth5c354b92019-04-22 14:55:16 -06007
Martin Roth1f337622019-04-22 16:08:31 -06008if SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06009
10config CPU_SPECIFIC_OPTIONS
11 def_bool y
12 select ARCH_BOOTBLOCK_X86_32
Martin Rothc7acf162020-05-28 00:44:50 -060013 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth5c354b92019-04-22 14:55:16 -060014 select ARCH_ROMSTAGE_X86_32
15 select ARCH_RAMSTAGE_X86_32
Angel Pons8e035e32021-06-22 12:58:20 +020016 select ARCH_X86
Felix Held46673222020-04-04 02:37:04 +020017 select RESET_VECTOR_IN_RAM
Martin Roth5c354b92019-04-22 14:55:16 -060018 select X86_AMD_FIXED_MTRRS
Marshall Dawson34c30562019-07-16 15:18:00 -060019 select X86_AMD_INIT_SIPI
Kyösti Mälkki3139c8d2020-06-28 16:33:33 +030020 select ACPI_SOC_NVS
Martin Roth5c354b92019-04-22 14:55:16 -060021 select DRIVERS_I2C_DESIGNWARE
Raul E Rangel0357ab72020-07-09 12:08:58 -060022 select DRIVERS_USB_PCI_XHCI
Martin Roth5c354b92019-04-22 14:55:16 -060023 select GENERIC_GPIO_LIB
Furquan Shaikh8e915092020-06-17 23:15:35 -070024 select IDT_IN_EVERY_STAGE
Martin Roth5c354b92019-04-22 14:55:16 -060025 select IOAPIC
Felix Helde697fd92021-01-18 15:10:43 +010026 select HAVE_ACPI_TABLES
Furquan Shaikh0eabe132020-04-28 21:57:07 -070027 select HAVE_EM100_SUPPORT
Martin Roth5c354b92019-04-22 14:55:16 -060028 select SOC_AMD_COMMON
Karthikeyan Ramasubramanian4520aa22021-04-23 11:42:19 -060029 select SOC_AMD_COMMON_BLOCK_ACP
Felix Held33c548b2021-01-27 20:34:24 +010030 select SOC_AMD_COMMON_BLOCK_ACPI
31 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Held18b51e92021-05-08 01:30:30 +020032 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Eric Lai65b0afe2021-04-09 11:50:48 +080033 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Felix Held33c548b2021-01-27 20:34:24 +010034 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held21c46c02021-03-05 00:13:16 +010035 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held33c548b2021-01-27 20:34:24 +010036 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Helddba3fe72021-02-13 01:05:56 +010037 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held33c548b2021-01-27 20:34:24 +010038 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Furquan Shaikh702cf302020-05-09 18:30:51 -070039 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Martin Roth5c354b92019-04-22 14:55:16 -060040 select SOC_AMD_COMMON_BLOCK_HDA
Karthikeyan Ramasubramanian0dbea482021-03-08 23:23:50 -070041 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held33c548b2021-01-27 20:34:24 +010042 select SOC_AMD_COMMON_BLOCK_IOMMU
43 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020044 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Held33c548b2021-01-27 20:34:24 +010045 select SOC_AMD_COMMON_BLOCK_NONCAR
46 select SOC_AMD_COMMON_BLOCK_PCI
Raul E Rangel48314112021-05-10 14:55:11 -060047 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Felix Held0d2c0012021-04-12 23:44:14 +020048 select SOC_AMD_COMMON_BLOCK_PM
49 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held33c548b2021-01-27 20:34:24 +010050 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth5c354b92019-04-22 14:55:16 -060051 select SOC_AMD_COMMON_BLOCK_SATA
Aaron Durbin3d2e18a2020-01-28 11:20:05 -070052 select SOC_AMD_COMMON_BLOCK_SMBUS
Felix Held161d8092020-12-01 18:17:42 +010053 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010054 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held60a46432020-11-12 00:14:16 +010055 select SOC_AMD_COMMON_BLOCK_SMU
Felix Held33c548b2021-01-27 20:34:24 +010056 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held2f5c7592020-12-04 17:31:10 +010057 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held6f8f9c92020-12-09 21:36:56 +010058 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel394c6b02021-02-12 14:37:43 -070059 select SOC_AMD_COMMON_BLOCK_UCODE
Nikolai Vyssotskia289cdd2021-04-28 18:09:29 -050060 select SOC_AMD_COMMON_FSP_DMI_TABLES
Aaron Durbin1d0b99b2020-04-11 11:58:57 -060061 select PROVIDES_ROM_SHARING
Martin Roth5c354b92019-04-22 14:55:16 -060062 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Martin Roth5c354b92019-04-22 14:55:16 -060063 select PARALLEL_MP_AP_WORK
64 select HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -060065 select SSE2
66 select RTC
Marshall Dawson00a22082020-01-20 23:05:31 -070067 select PLATFORM_USES_FSP2_0
Furquan Shaikhc3063c52020-05-28 11:58:20 -070068 select FSP_COMPRESS_FSP_M_LZMA
69 select FSP_COMPRESS_FSP_S_LZMA
Marshall Dawson00a22082020-01-20 23:05:31 -070070 select UDK_2017_BINDING
71 select HAVE_CF9_RESET
Raul E Rangel394c6b02021-02-12 14:37:43 -070072
Angel Pons6f5a6582021-06-22 15:18:07 +020073config ARCH_ALL_STAGES_X86
74 default n
75
Raul E Rangel394c6b02021-02-12 14:37:43 -070076config SOC_AMD_COMMON_BLOCK_UCODE_SIZE
77 default 3200
Martin Roth5c354b92019-04-22 14:55:16 -060078
Felix Heldc4eb45f2021-02-13 02:36:02 +010079config CHIPSET_DEVICETREE
80 string
81 default "soc/amd/picasso/chipset.cb"
82
Felix Held3cc3d812020-06-17 16:16:08 +020083config FSP_M_FILE
84 string "FSP-M (memory init) binary path and filename"
85 depends on ADD_FSP_BINARIES
86 default "3rdparty/amd_blobs/picasso/PICASSO_M.fd"
87 help
88 The path and filename of the FSP-M binary for this platform.
89
90config FSP_S_FILE
91 string "FSP-S (silicon init) binary path and filename"
92 depends on ADD_FSP_BINARIES
93 default "3rdparty/amd_blobs/picasso/PICASSO_S.fd"
94 help
95 The path and filename of the FSP-S binary for this platform.
96
Furquan Shaikhbc456502020-06-10 16:37:23 -070097config EARLY_RESERVED_DRAM_BASE
98 hex
99 default 0x2000000
100 help
101 This variable defines the base address of the DRAM which is reserved
102 for usage by coreboot in early stages (i.e. before ramstage is up).
103 This memory gets reserved in BIOS tables to ensure that the OS does
104 not use it, thus preventing corruption of OS memory in case of S3
105 resume.
106
107config EARLYRAM_BSP_STACK_SIZE
108 hex
109 default 0x1000
110
111config PSP_APOB_DRAM_ADDRESS
112 hex
113 default 0x2001000
114 help
115 Location in DRAM where the PSP will copy the AGESA PSP Output
116 Block.
117
118config PSP_SHAREDMEM_BASE
119 hex
120 default 0x2011000 if VBOOT
121 default 0x0
122 help
123 This variable defines the base address in DRAM memory where PSP copies
Kangheui Won6b36c832021-04-21 14:48:14 +1000124 the vboot workbuf. This is used in the linker script to have a static
Furquan Shaikhbc456502020-06-10 16:37:23 -0700125 allocation for the buffer as well as for adding relevant entries in
Kangheui Won6b36c832021-04-21 14:48:14 +1000126 the BIOS directory table for the PSP.
Furquan Shaikhbc456502020-06-10 16:37:23 -0700127
128config PSP_SHAREDMEM_SIZE
129 hex
130 default 0x8000 if VBOOT
131 default 0x0
132 help
133 Sets the maximum size for the PSP to pass the vboot workbuf and
134 any logs or timestamps back to coreboot. This will be copied
135 into main memory by the PSP and will be available when the x86 is
136 started. The workbuf's base depends on the address of the reset
137 vector.
138
Martin Roth5c354b92019-04-22 14:55:16 -0600139config PRERAM_CBMEM_CONSOLE_SIZE
140 hex
141 default 0x1600
142 help
143 Increase this value if preram cbmem console is getting truncated
144
Kangheui Won4020aa72021-05-20 09:56:39 +1000145config CBFS_MCACHE_SIZE
146 hex
147 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
148
Furquan Shaikhbc456502020-06-10 16:37:23 -0700149config C_ENV_BOOTBLOCK_SIZE
150 hex
151 default 0x10000
152 help
153 Sets the size of the bootblock stage that should be loaded in DRAM.
154 This variable controls the DRAM allocation size in linker script
155 for bootblock stage.
156
Furquan Shaikhbc456502020-06-10 16:37:23 -0700157config ROMSTAGE_ADDR
158 hex
159 default 0x2040000
160 help
161 Sets the address in DRAM where romstage should be loaded.
162
163config ROMSTAGE_SIZE
164 hex
165 default 0x80000
166 help
167 Sets the size of DRAM allocation for romstage in linker script.
168
169config FSP_M_ADDR
170 hex
171 default 0x20C0000
172 help
173 Sets the address in DRAM where FSP-M should be loaded. cbfstool
174 performs relocation of FSP-M to this address.
175
176config FSP_M_SIZE
177 hex
178 default 0x80000
179 help
180 Sets the size of DRAM allocation for FSP-M in linker script.
181
182config VERSTAGE_ADDR
183 hex
184 depends on VBOOT_SEPARATE_VERSTAGE
185 default 0x2140000
186 help
187 Sets the address in DRAM where verstage should be loaded if running
188 as a separate stage on x86.
189
190config VERSTAGE_SIZE
191 hex
192 depends on VBOOT_SEPARATE_VERSTAGE
193 default 0x80000
194 help
195 Sets the size of DRAM allocation for verstage in linker script if
196 running as a separate stage on x86.
197
198config RAMBASE
199 hex
200 default 0x10000000
201
Martin Roth5c354b92019-04-22 14:55:16 -0600202config CPU_ADDR_BITS
203 int
204 default 48
205
Martin Roth5c354b92019-04-22 14:55:16 -0600206config MMCONF_BASE_ADDRESS
Martin Roth5c354b92019-04-22 14:55:16 -0600207 default 0xF8000000
208
209config MMCONF_BUS_NUMBER
Martin Roth5c354b92019-04-22 14:55:16 -0600210 default 64
211
Raul E Rangel5f52c0e2020-05-13 13:22:48 -0600212config VERSTAGE_ADDR
213 hex
214 default 0x4000000
215
Felix Held1032d222020-11-04 16:19:35 +0100216config MAX_CPUS
217 int
218 default 8
Felix Heldb77387f2021-04-23 22:16:04 +0200219 help
220 Maximum number of threads the platform can have.
Felix Held1032d222020-11-04 16:19:35 +0100221
Martin Roth5c354b92019-04-22 14:55:16 -0600222config VGA_BIOS_ID
223 string
Martin Roth86ba0d72020-02-05 16:46:30 -0700224 default "1002,15d8,c1"
Martin Roth5c354b92019-04-22 14:55:16 -0600225 help
226 The default VGA BIOS PCI vendor/device ID should be set to the
Martin Roth86ba0d72020-02-05 16:46:30 -0700227 result of the map_oprom_vendev_rev() function in northbridge.c.
Martin Roth5c354b92019-04-22 14:55:16 -0600228
229config VGA_BIOS_FILE
230 string
Raul E Rangelf39dab12020-05-13 16:46:57 -0600231 default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin"
Martin Roth5c354b92019-04-22 14:55:16 -0600232
Martin Roth86ba0d72020-02-05 16:46:30 -0700233config VGA_BIOS_SECOND
234 def_bool y
235
236config VGA_BIOS_SECOND_ID
237 string
238 default "1002,15dd,c4"
239 help
240 Because Dali and Picasso need different video BIOSes, but have the
241 same vendor/device IDs, we need an alternate method to determine the
242 correct video BIOS. In map_oprom_vendev_rev(), we look at the cpuid
243 and decide which rom to load.
244
245 Even though the hardware has the same vendor/device IDs, the vBIOS
246 contains a *different* device ID, confusing the situation even more.
247
248config VGA_BIOS_SECOND_FILE
249 string
250 default "3rdparty/amd_blobs/picasso/Raven2GenericVbios.bin"
251
252config CHECK_REV_IN_OPROM_NAME
253 bool
254 default y
255 help
256 Select this in the platform BIOS or chipset if the option rom has a
257 revision that needs to be checked when searching CBFS.
258
Martin Roth5c354b92019-04-22 14:55:16 -0600259config S3_VGA_ROM_RUN
260 bool
261 default n
262
263config HEAP_SIZE
264 hex
265 default 0xc0000
266
Martin Roth5c354b92019-04-22 14:55:16 -0600267config SERIRQ_CONTINUOUS_MODE
268 bool
269 default n
270 help
271 Set this option to y for serial IRQ in continuous mode.
272 Otherwise it is in quiet mode.
273
Felix Helde7382992021-01-12 23:05:56 +0100274config CONSOLE_UART_BASE_ADDRESS
275 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
276 hex
277 default 0xfedc9000 if UART_FOR_CONSOLE = 0
278 default 0xfedca000 if UART_FOR_CONSOLE = 1
Felix Heldd614e852021-06-15 21:06:38 +0200279 default 0xfedce000 if UART_FOR_CONSOLE = 2
Felix Helde7382992021-01-12 23:05:56 +0100280 default 0xfedcf000 if UART_FOR_CONSOLE = 3
281
Martin Roth5c354b92019-04-22 14:55:16 -0600282config SMM_TSEG_SIZE
283 hex
Felix Helde22eef72021-02-10 22:22:07 +0100284 default 0x800000 if HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -0600285 default 0x0
286
287config SMM_RESERVED_SIZE
288 hex
Marshall Dawson3e2fabf2020-06-12 10:28:04 -0600289 default 0x180000
Martin Roth5c354b92019-04-22 14:55:16 -0600290
291config SMM_MODULE_STACK_SIZE
292 hex
293 default 0x800
294
295config ACPI_CPU_STRING
296 string
Jason Gleneskf2a59a42020-08-10 00:58:37 -0700297 default "\\_SB.C%03d"
Martin Roth5c354b92019-04-22 14:55:16 -0600298
299config ACPI_BERT
300 bool "Build ACPI BERT Table"
301 default y
302 depends on HAVE_ACPI_TABLES
303 help
304 Report Machine Check errors identified in POST to the OS in an
Marshall Dawson03743b72020-06-18 10:23:48 -0600305 ACPI Boot Error Record Table.
Martin Roth5c354b92019-04-22 14:55:16 -0600306
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700307config ACPI_BERT_SIZE
308 hex
Marshall Dawson03743b72020-06-18 10:23:48 -0600309 default 0x4000 if ACPI_BERT
310 default 0x0
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700311 help
312 Specify the amount of DRAM reserved for gathering the data used to
313 generate the ACPI table.
314
Jason Gleneskbc521432020-09-14 05:22:47 -0700315config ACPI_SSDT_PSD_INDEPENDENT
316 bool "Allow core p-state independent transitions"
317 default y
318 help
319 AMD recommends the ACPI _PSD object to be configured to cause
320 cores to transition between p-states independently. A vendor may
321 choose to generate _PSD object to allow cores to transition together.
322
Furquan Shaikh40a38882020-05-01 10:43:48 -0700323config CHROMEOS
Rob Barnes5ac928d2020-07-07 16:16:12 -0600324 select ALWAYS_LOAD_OPROM
325 select ALWAYS_RUN_OPROM
Furquan Shaikh40a38882020-05-01 10:43:48 -0700326
Marshall Dawson62611412019-06-19 11:46:06 -0600327config RO_REGION_ONLY
328 string
329 depends on CHROMEOS
330 default "apu/amdfw"
Martin Roth5c354b92019-04-22 14:55:16 -0600331
Marshall Dawson62611412019-06-19 11:46:06 -0600332config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
333 int
Martin Roth4017de02019-12-16 23:21:05 -0700334 default 150
Marshall Dawson62611412019-06-19 11:46:06 -0600335
Aaron Durbin1d0b99b2020-04-11 11:58:57 -0600336config DISABLE_SPI_FLASH_ROM_SHARING
337 def_bool n
338 help
339 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
340 which indicates a board level ROM transaction request. This
341 removes arbitration with board and assumes the chipset controls
342 the SPI flash bus entirely.
343
Felix Held27b295b2021-03-25 01:20:41 +0100344config DISABLE_KEYBOARD_RESET_PIN
345 bool
346 help
347 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
348 signal. When this pin is used as GPIO and the keyboard reset
349 functionality isn't disabled, configuring it as an output and driving
350 it as 0 will cause a reset.
351
Marshall Dawson00a22082020-01-20 23:05:31 -0700352config FSP_TEMP_RAM_SIZE
353 hex
Marshall Dawson00a22082020-01-20 23:05:31 -0700354 default 0x40000
355 help
356 The amount of coreboot-allocated heap and stack usage by the FSP.
357
Marshall Dawson62611412019-06-19 11:46:06 -0600358menu "PSP Configuration Options"
Martin Roth5c354b92019-04-22 14:55:16 -0600359
Martin Roth5c354b92019-04-22 14:55:16 -0600360config AMD_FWM_POSITION_INDEX
361 int "Firmware Directory Table location (0 to 5)"
362 range 0 5
363 default 0 if BOARD_ROMSIZE_KB_512
364 default 1 if BOARD_ROMSIZE_KB_1024
365 default 2 if BOARD_ROMSIZE_KB_2048
366 default 3 if BOARD_ROMSIZE_KB_4096
367 default 4 if BOARD_ROMSIZE_KB_8192
368 default 5 if BOARD_ROMSIZE_KB_16384
369 help
370 Typically this is calculated by the ROM size, but there may
371 be situations where you want to put the firmware directory
372 table in a different location.
373 0: 512 KB - 0xFFFA0000
374 1: 1 MB - 0xFFF20000
375 2: 2 MB - 0xFFE20000
376 3: 4 MB - 0xFFC20000
377 4: 8 MB - 0xFF820000
378 5: 16 MB - 0xFF020000
379
380comment "AMD Firmware Directory Table set to location for 512KB ROM"
381 depends on AMD_FWM_POSITION_INDEX = 0
382comment "AMD Firmware Directory Table set to location for 1MB ROM"
383 depends on AMD_FWM_POSITION_INDEX = 1
384comment "AMD Firmware Directory Table set to location for 2MB ROM"
385 depends on AMD_FWM_POSITION_INDEX = 2
386comment "AMD Firmware Directory Table set to location for 4MB ROM"
387 depends on AMD_FWM_POSITION_INDEX = 3
388comment "AMD Firmware Directory Table set to location for 8MB ROM"
389 depends on AMD_FWM_POSITION_INDEX = 4
390comment "AMD Firmware Directory Table set to location for 16MB ROM"
391 depends on AMD_FWM_POSITION_INDEX = 5
392
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800393config AMDFW_CONFIG_FILE
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700394 string
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800395 default "src/soc/amd/picasso/fw.cfg"
Martin Roth5c354b92019-04-22 14:55:16 -0600396
Marshall Dawson62611412019-06-19 11:46:06 -0600397config PSP_LOAD_MP2_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700398 bool
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700399 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600400 help
401 Include the MP2 firmwares and configuration into the PSP build.
402
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700403 If unsure, answer 'n'
Marshall Dawson62611412019-06-19 11:46:06 -0600404
405config PSP_LOAD_S0I3_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700406 bool
Furquan Shaikh30bc5b32020-04-23 18:02:53 -0700407 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600408 help
409 Select this item to include the S0i3 file into the PSP build.
410
411config HAVE_PSP_WHITELIST_FILE
412 bool "Include a debug whitelist file in PSP build"
413 default n
414 help
415 Support secured unlock prior to reset using a whitelisted
416 number? This feature requires a signed whitelist image and
417 bootloader from AMD.
418
419 If unsure, answer 'n'
420
421config PSP_WHITELIST_FILE
Martin Roth49b09a02020-02-20 13:54:06 -0700422 string "Debug whitelist file path"
Marshall Dawson62611412019-06-19 11:46:06 -0600423 depends on HAVE_PSP_WHITELIST_FILE
Raul E Rangelf39dab12020-05-13 16:46:57 -0600424 default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin"
Marshall Dawson62611412019-06-19 11:46:06 -0600425
Furquan Shaikh577db022020-04-24 15:52:04 -0700426config PSP_UNLOCK_SECURE_DEBUG
427 bool "Unlock secure debug"
428 default n
429 help
430 Select this item to enable secure debug options in PSP.
431
Martin Rothde498332020-09-01 11:00:28 -0600432config PSP_VERSTAGE_FILE
433 string "Specify the PSP_verstage file path"
434 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600435 default "\$(obj)/psp_verstage.bin"
Martin Rothde498332020-09-01 11:00:28 -0600436 help
437 Add psp_verstage file to the build & PSP Directory Table
438
Martin Rothfe87d762020-09-01 11:04:21 -0600439config PSP_VERSTAGE_SIGNING_TOKEN
440 string "Specify the PSP_verstage Signature Token file path"
441 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
442 default ""
443 help
444 Add psp_verstage signature token to the build & PSP Directory Table
445
Martin Rothfdad5ad2021-04-16 11:36:01 -0600446config PSP_SOFTFUSE_BITS
447 string "PSP Soft Fuse bits to enable"
448 default "28"
449 help
450 Space separated list of Soft Fuse bits to enable.
451 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
452 Bit 15: PSP post code destination: 0=LPC 1=eSPI
453 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
454
455 See #55758 (NDA) for additional bit definitions.
456
Marshall Dawson62611412019-06-19 11:46:06 -0600457endmenu
Martin Roth5c354b92019-04-22 14:55:16 -0600458
Martin Rothc7acf162020-05-28 00:44:50 -0600459config VBOOT
460 select VBOOT_VBNV_CMOS
Martin Rothe7e6c4e2020-07-15 11:54:14 -0600461 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Martin Rothc7acf162020-05-28 00:44:50 -0600462
463config VBOOT_STARTS_BEFORE_BOOTBLOCK
464 def_bool n
465 depends on VBOOT
466 select ARCH_VERSTAGE_ARMV7
467 help
468 Runs verstage on the PSP. Only available on
469 certain Chrome OS branded parts from AMD.
470
Martin Roth5632c6b2020-10-28 11:52:30 -0600471config VBOOT_HASH_BLOCK_SIZE
472 hex
473 default 0x9000
474 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
475 help
476 Because the bulk of the time in psp_verstage to hash the RO cbfs is
477 spent in the overhead of doing svc calls, increasing the hash block
478 size significantly cuts the verstage hashing time as seen below.
479
480 4k takes 180ms
481 16k takes 44ms
482 32k takes 33.7ms
483 36k takes 32.5ms
484 There's actually still room for an even bigger stack, but we've
485 reached a point of diminishing returns.
486
Martin Roth50cca762020-08-13 11:06:18 -0600487config CMOS_RECOVERY_BYTE
488 hex
489 default 0x51
490 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
491 help
492 If the workbuf is not passed from the PSP to coreboot, set the
493 recovery flag and reboot. The PSP will read this byte, mark the
494 recovery request in VBNV, and reset the system into recovery mode.
495
496 This is the byte before the default first byte used by VBNV
497 (0x26 + 0x0E - 1)
498
Martin Roth9aa8d112020-06-04 21:31:41 -0600499if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
500
501config RWA_REGION_ONLY
502 string
503 default "apu/amdfw_a"
504 help
505 Add a space-delimited list of filenames that should only be in the
506 RW-A section.
507
508config RWB_REGION_ONLY
509 string
510 default "apu/amdfw_b"
511 help
512 Add a space-delimited list of filenames that should only be in the
513 RW-B section.
514
515config PICASSO_FW_A_POSITION
516 hex
517 help
518 Location of the AMD firmware in the RW_A region
519
520config PICASSO_FW_B_POSITION
521 hex
522 help
523 Location of the AMD firmware in the RW_B region
524
525endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
526
Martin Roth1f337622019-04-22 16:08:31 -0600527endif # SOC_AMD_PICASSO