blob: 0c494d9c1c31f0dfd95b826558435cc5a5edce63 [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
Martin Roth5c354b92019-04-22 14:55:16 -06002
Martin Roth1f337622019-04-22 16:08:31 -06003config SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06004 bool
5 help
Martin Roth1f337622019-04-22 16:08:31 -06006 AMD Picasso support
Martin Roth5c354b92019-04-22 14:55:16 -06007
Martin Roth1f337622019-04-22 16:08:31 -06008if SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06009
10config CPU_SPECIFIC_OPTIONS
11 def_bool y
12 select ARCH_BOOTBLOCK_X86_32
Martin Rothc7acf162020-05-28 00:44:50 -060013 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth5c354b92019-04-22 14:55:16 -060014 select ARCH_ROMSTAGE_X86_32
15 select ARCH_RAMSTAGE_X86_32
Felix Held46673222020-04-04 02:37:04 +020016 select RESET_VECTOR_IN_RAM
Martin Roth5c354b92019-04-22 14:55:16 -060017 select X86_AMD_FIXED_MTRRS
Marshall Dawson34c30562019-07-16 15:18:00 -060018 select X86_AMD_INIT_SIPI
Kyösti Mälkki3139c8d2020-06-28 16:33:33 +030019 select ACPI_SOC_NVS
Martin Roth5c354b92019-04-22 14:55:16 -060020 select DRIVERS_I2C_DESIGNWARE
Raul E Rangel0357ab72020-07-09 12:08:58 -060021 select DRIVERS_USB_PCI_XHCI
Martin Roth5c354b92019-04-22 14:55:16 -060022 select GENERIC_GPIO_LIB
Furquan Shaikh8e915092020-06-17 23:15:35 -070023 select IDT_IN_EVERY_STAGE
Martin Roth5c354b92019-04-22 14:55:16 -060024 select IOAPIC
Felix Helde697fd92021-01-18 15:10:43 +010025 select HAVE_ACPI_TABLES
Furquan Shaikh0eabe132020-04-28 21:57:07 -070026 select HAVE_EM100_SUPPORT
Martin Roth5c354b92019-04-22 14:55:16 -060027 select SOC_AMD_COMMON
Felix Held33c548b2021-01-27 20:34:24 +010028 select SOC_AMD_COMMON_BLOCK_ACPI
29 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Eric Lai65b0afe2021-04-09 11:50:48 +080030 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Felix Held33c548b2021-01-27 20:34:24 +010031 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held21c46c02021-03-05 00:13:16 +010032 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held33c548b2021-01-27 20:34:24 +010033 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Helddba3fe72021-02-13 01:05:56 +010034 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held33c548b2021-01-27 20:34:24 +010035 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Furquan Shaikh702cf302020-05-09 18:30:51 -070036 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Martin Roth5c354b92019-04-22 14:55:16 -060037 select SOC_AMD_COMMON_BLOCK_HDA
Karthikeyan Ramasubramanian0dbea482021-03-08 23:23:50 -070038 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held33c548b2021-01-27 20:34:24 +010039 select SOC_AMD_COMMON_BLOCK_IOMMU
40 select SOC_AMD_COMMON_BLOCK_LPC
41 select SOC_AMD_COMMON_BLOCK_NONCAR
42 select SOC_AMD_COMMON_BLOCK_PCI
Felix Held0d2c0012021-04-12 23:44:14 +020043 select SOC_AMD_COMMON_BLOCK_PM
44 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held33c548b2021-01-27 20:34:24 +010045 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth5c354b92019-04-22 14:55:16 -060046 select SOC_AMD_COMMON_BLOCK_SATA
Aaron Durbin3d2e18a2020-01-28 11:20:05 -070047 select SOC_AMD_COMMON_BLOCK_SMBUS
Felix Held161d8092020-12-01 18:17:42 +010048 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010049 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held60a46432020-11-12 00:14:16 +010050 select SOC_AMD_COMMON_BLOCK_SMU
Felix Held33c548b2021-01-27 20:34:24 +010051 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held2f5c7592020-12-04 17:31:10 +010052 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held6f8f9c92020-12-09 21:36:56 +010053 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel394c6b02021-02-12 14:37:43 -070054 select SOC_AMD_COMMON_BLOCK_UCODE
Aaron Durbin1d0b99b2020-04-11 11:58:57 -060055 select PROVIDES_ROM_SHARING
Martin Roth5c354b92019-04-22 14:55:16 -060056 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Martin Roth5c354b92019-04-22 14:55:16 -060057 select PARALLEL_MP
58 select PARALLEL_MP_AP_WORK
59 select HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -060060 select SSE2
61 select RTC
Marshall Dawson00a22082020-01-20 23:05:31 -070062 select PLATFORM_USES_FSP2_0
Furquan Shaikhc3063c52020-05-28 11:58:20 -070063 select FSP_COMPRESS_FSP_M_LZMA
64 select FSP_COMPRESS_FSP_S_LZMA
Marshall Dawson00a22082020-01-20 23:05:31 -070065 select UDK_2017_BINDING
66 select HAVE_CF9_RESET
Raul E Rangel394c6b02021-02-12 14:37:43 -070067
68config SOC_AMD_COMMON_BLOCK_UCODE_SIZE
69 default 3200
Martin Roth5c354b92019-04-22 14:55:16 -060070
Felix Held3cc3d812020-06-17 16:16:08 +020071config FSP_M_FILE
72 string "FSP-M (memory init) binary path and filename"
73 depends on ADD_FSP_BINARIES
74 default "3rdparty/amd_blobs/picasso/PICASSO_M.fd"
75 help
76 The path and filename of the FSP-M binary for this platform.
77
78config FSP_S_FILE
79 string "FSP-S (silicon init) binary path and filename"
80 depends on ADD_FSP_BINARIES
81 default "3rdparty/amd_blobs/picasso/PICASSO_S.fd"
82 help
83 The path and filename of the FSP-S binary for this platform.
84
Furquan Shaikhbc456502020-06-10 16:37:23 -070085config EARLY_RESERVED_DRAM_BASE
86 hex
87 default 0x2000000
88 help
89 This variable defines the base address of the DRAM which is reserved
90 for usage by coreboot in early stages (i.e. before ramstage is up).
91 This memory gets reserved in BIOS tables to ensure that the OS does
92 not use it, thus preventing corruption of OS memory in case of S3
93 resume.
94
95config EARLYRAM_BSP_STACK_SIZE
96 hex
97 default 0x1000
98
99config PSP_APOB_DRAM_ADDRESS
100 hex
101 default 0x2001000
102 help
103 Location in DRAM where the PSP will copy the AGESA PSP Output
104 Block.
105
106config PSP_SHAREDMEM_BASE
107 hex
108 default 0x2011000 if VBOOT
109 default 0x0
110 help
111 This variable defines the base address in DRAM memory where PSP copies
Kangheui Won6b36c832021-04-21 14:48:14 +1000112 the vboot workbuf. This is used in the linker script to have a static
Furquan Shaikhbc456502020-06-10 16:37:23 -0700113 allocation for the buffer as well as for adding relevant entries in
Kangheui Won6b36c832021-04-21 14:48:14 +1000114 the BIOS directory table for the PSP.
Furquan Shaikhbc456502020-06-10 16:37:23 -0700115
116config PSP_SHAREDMEM_SIZE
117 hex
118 default 0x8000 if VBOOT
119 default 0x0
120 help
121 Sets the maximum size for the PSP to pass the vboot workbuf and
122 any logs or timestamps back to coreboot. This will be copied
123 into main memory by the PSP and will be available when the x86 is
124 started. The workbuf's base depends on the address of the reset
125 vector.
126
Martin Roth5c354b92019-04-22 14:55:16 -0600127config PRERAM_CBMEM_CONSOLE_SIZE
128 hex
129 default 0x1600
130 help
131 Increase this value if preram cbmem console is getting truncated
132
Furquan Shaikhbc456502020-06-10 16:37:23 -0700133config C_ENV_BOOTBLOCK_SIZE
134 hex
135 default 0x10000
136 help
137 Sets the size of the bootblock stage that should be loaded in DRAM.
138 This variable controls the DRAM allocation size in linker script
139 for bootblock stage.
140
Furquan Shaikhbc456502020-06-10 16:37:23 -0700141config ROMSTAGE_ADDR
142 hex
143 default 0x2040000
144 help
145 Sets the address in DRAM where romstage should be loaded.
146
147config ROMSTAGE_SIZE
148 hex
149 default 0x80000
150 help
151 Sets the size of DRAM allocation for romstage in linker script.
152
153config FSP_M_ADDR
154 hex
155 default 0x20C0000
156 help
157 Sets the address in DRAM where FSP-M should be loaded. cbfstool
158 performs relocation of FSP-M to this address.
159
160config FSP_M_SIZE
161 hex
162 default 0x80000
163 help
164 Sets the size of DRAM allocation for FSP-M in linker script.
165
166config VERSTAGE_ADDR
167 hex
168 depends on VBOOT_SEPARATE_VERSTAGE
169 default 0x2140000
170 help
171 Sets the address in DRAM where verstage should be loaded if running
172 as a separate stage on x86.
173
174config VERSTAGE_SIZE
175 hex
176 depends on VBOOT_SEPARATE_VERSTAGE
177 default 0x80000
178 help
179 Sets the size of DRAM allocation for verstage in linker script if
180 running as a separate stage on x86.
181
182config RAMBASE
183 hex
184 default 0x10000000
185
Martin Roth5c354b92019-04-22 14:55:16 -0600186config CPU_ADDR_BITS
187 int
188 default 48
189
Martin Roth5c354b92019-04-22 14:55:16 -0600190config MMCONF_BASE_ADDRESS
Martin Roth5c354b92019-04-22 14:55:16 -0600191 default 0xF8000000
192
193config MMCONF_BUS_NUMBER
Martin Roth5c354b92019-04-22 14:55:16 -0600194 default 64
195
Raul E Rangel5f52c0e2020-05-13 13:22:48 -0600196config VERSTAGE_ADDR
197 hex
198 default 0x4000000
199
Felix Held1032d222020-11-04 16:19:35 +0100200config MAX_CPUS
201 int
202 default 8
Felix Heldb77387f2021-04-23 22:16:04 +0200203 help
204 Maximum number of threads the platform can have.
Felix Held1032d222020-11-04 16:19:35 +0100205
Martin Roth5c354b92019-04-22 14:55:16 -0600206config VGA_BIOS_ID
207 string
Martin Roth86ba0d72020-02-05 16:46:30 -0700208 default "1002,15d8,c1"
Martin Roth5c354b92019-04-22 14:55:16 -0600209 help
210 The default VGA BIOS PCI vendor/device ID should be set to the
Martin Roth86ba0d72020-02-05 16:46:30 -0700211 result of the map_oprom_vendev_rev() function in northbridge.c.
Martin Roth5c354b92019-04-22 14:55:16 -0600212
213config VGA_BIOS_FILE
214 string
Raul E Rangelf39dab12020-05-13 16:46:57 -0600215 default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin"
Martin Roth5c354b92019-04-22 14:55:16 -0600216
Martin Roth86ba0d72020-02-05 16:46:30 -0700217config VGA_BIOS_SECOND
218 def_bool y
219
220config VGA_BIOS_SECOND_ID
221 string
222 default "1002,15dd,c4"
223 help
224 Because Dali and Picasso need different video BIOSes, but have the
225 same vendor/device IDs, we need an alternate method to determine the
226 correct video BIOS. In map_oprom_vendev_rev(), we look at the cpuid
227 and decide which rom to load.
228
229 Even though the hardware has the same vendor/device IDs, the vBIOS
230 contains a *different* device ID, confusing the situation even more.
231
232config VGA_BIOS_SECOND_FILE
233 string
234 default "3rdparty/amd_blobs/picasso/Raven2GenericVbios.bin"
235
236config CHECK_REV_IN_OPROM_NAME
237 bool
238 default y
239 help
240 Select this in the platform BIOS or chipset if the option rom has a
241 revision that needs to be checked when searching CBFS.
242
Martin Roth5c354b92019-04-22 14:55:16 -0600243config S3_VGA_ROM_RUN
244 bool
245 default n
246
247config HEAP_SIZE
248 hex
249 default 0xc0000
250
Martin Roth5c354b92019-04-22 14:55:16 -0600251config SERIRQ_CONTINUOUS_MODE
252 bool
253 default n
254 help
255 Set this option to y for serial IRQ in continuous mode.
256 Otherwise it is in quiet mode.
257
Felix Helde7382992021-01-12 23:05:56 +0100258config CONSOLE_UART_BASE_ADDRESS
259 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
260 hex
261 default 0xfedc9000 if UART_FOR_CONSOLE = 0
262 default 0xfedca000 if UART_FOR_CONSOLE = 1
263 default 0xfedc3000 if UART_FOR_CONSOLE = 2
264 default 0xfedcf000 if UART_FOR_CONSOLE = 3
265
Martin Roth5c354b92019-04-22 14:55:16 -0600266config SMM_TSEG_SIZE
267 hex
Felix Helde22eef72021-02-10 22:22:07 +0100268 default 0x800000 if HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -0600269 default 0x0
270
271config SMM_RESERVED_SIZE
272 hex
Marshall Dawson3e2fabf2020-06-12 10:28:04 -0600273 default 0x180000
Martin Roth5c354b92019-04-22 14:55:16 -0600274
275config SMM_MODULE_STACK_SIZE
276 hex
277 default 0x800
278
279config ACPI_CPU_STRING
280 string
Jason Gleneskf2a59a42020-08-10 00:58:37 -0700281 default "\\_SB.C%03d"
Martin Roth5c354b92019-04-22 14:55:16 -0600282
283config ACPI_BERT
284 bool "Build ACPI BERT Table"
285 default y
286 depends on HAVE_ACPI_TABLES
287 help
288 Report Machine Check errors identified in POST to the OS in an
Marshall Dawson03743b72020-06-18 10:23:48 -0600289 ACPI Boot Error Record Table.
Martin Roth5c354b92019-04-22 14:55:16 -0600290
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700291config ACPI_BERT_SIZE
292 hex
Marshall Dawson03743b72020-06-18 10:23:48 -0600293 default 0x4000 if ACPI_BERT
294 default 0x0
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700295 help
296 Specify the amount of DRAM reserved for gathering the data used to
297 generate the ACPI table.
298
Jason Gleneskbc521432020-09-14 05:22:47 -0700299config ACPI_SSDT_PSD_INDEPENDENT
300 bool "Allow core p-state independent transitions"
301 default y
302 help
303 AMD recommends the ACPI _PSD object to be configured to cause
304 cores to transition between p-states independently. A vendor may
305 choose to generate _PSD object to allow cores to transition together.
306
Furquan Shaikh40a38882020-05-01 10:43:48 -0700307config CHROMEOS
Rob Barnes5ac928d2020-07-07 16:16:12 -0600308 select ALWAYS_LOAD_OPROM
309 select ALWAYS_RUN_OPROM
Furquan Shaikh40a38882020-05-01 10:43:48 -0700310
Marshall Dawson62611412019-06-19 11:46:06 -0600311config RO_REGION_ONLY
312 string
313 depends on CHROMEOS
314 default "apu/amdfw"
Martin Roth5c354b92019-04-22 14:55:16 -0600315
Marshall Dawson62611412019-06-19 11:46:06 -0600316config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
317 int
Martin Roth4017de02019-12-16 23:21:05 -0700318 default 150
Marshall Dawson62611412019-06-19 11:46:06 -0600319
Aaron Durbin1d0b99b2020-04-11 11:58:57 -0600320config DISABLE_SPI_FLASH_ROM_SHARING
321 def_bool n
322 help
323 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
324 which indicates a board level ROM transaction request. This
325 removes arbitration with board and assumes the chipset controls
326 the SPI flash bus entirely.
327
Felix Held27b295b2021-03-25 01:20:41 +0100328config DISABLE_KEYBOARD_RESET_PIN
329 bool
330 help
331 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
332 signal. When this pin is used as GPIO and the keyboard reset
333 functionality isn't disabled, configuring it as an output and driving
334 it as 0 will cause a reset.
335
Marshall Dawson00a22082020-01-20 23:05:31 -0700336config FSP_TEMP_RAM_SIZE
337 hex
Marshall Dawson00a22082020-01-20 23:05:31 -0700338 default 0x40000
339 help
340 The amount of coreboot-allocated heap and stack usage by the FSP.
341
Marshall Dawson62611412019-06-19 11:46:06 -0600342menu "PSP Configuration Options"
Martin Roth5c354b92019-04-22 14:55:16 -0600343
Martin Roth5c354b92019-04-22 14:55:16 -0600344config AMD_FWM_POSITION_INDEX
345 int "Firmware Directory Table location (0 to 5)"
346 range 0 5
347 default 0 if BOARD_ROMSIZE_KB_512
348 default 1 if BOARD_ROMSIZE_KB_1024
349 default 2 if BOARD_ROMSIZE_KB_2048
350 default 3 if BOARD_ROMSIZE_KB_4096
351 default 4 if BOARD_ROMSIZE_KB_8192
352 default 5 if BOARD_ROMSIZE_KB_16384
353 help
354 Typically this is calculated by the ROM size, but there may
355 be situations where you want to put the firmware directory
356 table in a different location.
357 0: 512 KB - 0xFFFA0000
358 1: 1 MB - 0xFFF20000
359 2: 2 MB - 0xFFE20000
360 3: 4 MB - 0xFFC20000
361 4: 8 MB - 0xFF820000
362 5: 16 MB - 0xFF020000
363
364comment "AMD Firmware Directory Table set to location for 512KB ROM"
365 depends on AMD_FWM_POSITION_INDEX = 0
366comment "AMD Firmware Directory Table set to location for 1MB ROM"
367 depends on AMD_FWM_POSITION_INDEX = 1
368comment "AMD Firmware Directory Table set to location for 2MB ROM"
369 depends on AMD_FWM_POSITION_INDEX = 2
370comment "AMD Firmware Directory Table set to location for 4MB ROM"
371 depends on AMD_FWM_POSITION_INDEX = 3
372comment "AMD Firmware Directory Table set to location for 8MB ROM"
373 depends on AMD_FWM_POSITION_INDEX = 4
374comment "AMD Firmware Directory Table set to location for 16MB ROM"
375 depends on AMD_FWM_POSITION_INDEX = 5
376
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800377config AMDFW_CONFIG_FILE
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700378 string
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800379 default "src/soc/amd/picasso/fw.cfg"
Martin Roth5c354b92019-04-22 14:55:16 -0600380
Marshall Dawson62611412019-06-19 11:46:06 -0600381config PSP_LOAD_MP2_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700382 bool
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700383 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600384 help
385 Include the MP2 firmwares and configuration into the PSP build.
386
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700387 If unsure, answer 'n'
Marshall Dawson62611412019-06-19 11:46:06 -0600388
389config PSP_LOAD_S0I3_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700390 bool
Furquan Shaikh30bc5b32020-04-23 18:02:53 -0700391 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600392 help
393 Select this item to include the S0i3 file into the PSP build.
394
395config HAVE_PSP_WHITELIST_FILE
396 bool "Include a debug whitelist file in PSP build"
397 default n
398 help
399 Support secured unlock prior to reset using a whitelisted
400 number? This feature requires a signed whitelist image and
401 bootloader from AMD.
402
403 If unsure, answer 'n'
404
405config PSP_WHITELIST_FILE
Martin Roth49b09a02020-02-20 13:54:06 -0700406 string "Debug whitelist file path"
Marshall Dawson62611412019-06-19 11:46:06 -0600407 depends on HAVE_PSP_WHITELIST_FILE
Raul E Rangelf39dab12020-05-13 16:46:57 -0600408 default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin"
Marshall Dawson62611412019-06-19 11:46:06 -0600409
Furquan Shaikh577db022020-04-24 15:52:04 -0700410config PSP_UNLOCK_SECURE_DEBUG
411 bool "Unlock secure debug"
412 default n
413 help
414 Select this item to enable secure debug options in PSP.
415
Martin Rothde498332020-09-01 11:00:28 -0600416config PSP_VERSTAGE_FILE
417 string "Specify the PSP_verstage file path"
418 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
419 default "$(obj)/psp_verstage.bin"
420 help
421 Add psp_verstage file to the build & PSP Directory Table
422
Martin Rothfe87d762020-09-01 11:04:21 -0600423config PSP_VERSTAGE_SIGNING_TOKEN
424 string "Specify the PSP_verstage Signature Token file path"
425 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
426 default ""
427 help
428 Add psp_verstage signature token to the build & PSP Directory Table
429
Martin Rothfdad5ad2021-04-16 11:36:01 -0600430config PSP_SOFTFUSE_BITS
431 string "PSP Soft Fuse bits to enable"
432 default "28"
433 help
434 Space separated list of Soft Fuse bits to enable.
435 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
436 Bit 15: PSP post code destination: 0=LPC 1=eSPI
437 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
438
439 See #55758 (NDA) for additional bit definitions.
440
Marshall Dawson62611412019-06-19 11:46:06 -0600441endmenu
Martin Roth5c354b92019-04-22 14:55:16 -0600442
Martin Rothc7acf162020-05-28 00:44:50 -0600443config VBOOT
444 select VBOOT_VBNV_CMOS
Martin Rothe7e6c4e2020-07-15 11:54:14 -0600445 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Martin Rothc7acf162020-05-28 00:44:50 -0600446
447config VBOOT_STARTS_BEFORE_BOOTBLOCK
448 def_bool n
449 depends on VBOOT
450 select ARCH_VERSTAGE_ARMV7
451 help
452 Runs verstage on the PSP. Only available on
453 certain Chrome OS branded parts from AMD.
454
Martin Roth5632c6b2020-10-28 11:52:30 -0600455config VBOOT_HASH_BLOCK_SIZE
456 hex
457 default 0x9000
458 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
459 help
460 Because the bulk of the time in psp_verstage to hash the RO cbfs is
461 spent in the overhead of doing svc calls, increasing the hash block
462 size significantly cuts the verstage hashing time as seen below.
463
464 4k takes 180ms
465 16k takes 44ms
466 32k takes 33.7ms
467 36k takes 32.5ms
468 There's actually still room for an even bigger stack, but we've
469 reached a point of diminishing returns.
470
Martin Roth50cca762020-08-13 11:06:18 -0600471config CMOS_RECOVERY_BYTE
472 hex
473 default 0x51
474 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
475 help
476 If the workbuf is not passed from the PSP to coreboot, set the
477 recovery flag and reboot. The PSP will read this byte, mark the
478 recovery request in VBNV, and reset the system into recovery mode.
479
480 This is the byte before the default first byte used by VBNV
481 (0x26 + 0x0E - 1)
482
Martin Roth9aa8d112020-06-04 21:31:41 -0600483if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
484
485config RWA_REGION_ONLY
486 string
487 default "apu/amdfw_a"
488 help
489 Add a space-delimited list of filenames that should only be in the
490 RW-A section.
491
492config RWB_REGION_ONLY
493 string
494 default "apu/amdfw_b"
495 help
496 Add a space-delimited list of filenames that should only be in the
497 RW-B section.
498
499config PICASSO_FW_A_POSITION
500 hex
501 help
502 Location of the AMD firmware in the RW_A region
503
504config PICASSO_FW_B_POSITION
505 hex
506 help
507 Location of the AMD firmware in the RW_B region
508
509endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
510
Martin Roth1f337622019-04-22 16:08:31 -0600511endif # SOC_AMD_PICASSO