blob: 71c9c27238f9cead41bf284de71ba8a17fa9c8e3 [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
Martin Roth5c354b92019-04-22 14:55:16 -06002
Martin Roth1f337622019-04-22 16:08:31 -06003config SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06004 bool
5 help
Martin Roth1f337622019-04-22 16:08:31 -06006 AMD Picasso support
Martin Roth5c354b92019-04-22 14:55:16 -06007
Martin Roth1f337622019-04-22 16:08:31 -06008if SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06009
10config CPU_SPECIFIC_OPTIONS
11 def_bool y
12 select ARCH_BOOTBLOCK_X86_32
Martin Rothc7acf162020-05-28 00:44:50 -060013 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth5c354b92019-04-22 14:55:16 -060014 select ARCH_ROMSTAGE_X86_32
15 select ARCH_RAMSTAGE_X86_32
Angel Pons8e035e32021-06-22 12:58:20 +020016 select ARCH_X86
Felix Held46673222020-04-04 02:37:04 +020017 select RESET_VECTOR_IN_RAM
Martin Roth5c354b92019-04-22 14:55:16 -060018 select X86_AMD_FIXED_MTRRS
Marshall Dawson34c30562019-07-16 15:18:00 -060019 select X86_AMD_INIT_SIPI
Kyösti Mälkki3139c8d2020-06-28 16:33:33 +030020 select ACPI_SOC_NVS
Felix Helddfe253b2021-09-02 21:17:50 +020021 select ADD_FSP_BINARIES if USE_AMD_BLOBS
Martin Roth5c354b92019-04-22 14:55:16 -060022 select DRIVERS_I2C_DESIGNWARE
Raul E Rangel0357ab72020-07-09 12:08:58 -060023 select DRIVERS_USB_PCI_XHCI
Martin Roth5c354b92019-04-22 14:55:16 -060024 select GENERIC_GPIO_LIB
Furquan Shaikh8e915092020-06-17 23:15:35 -070025 select IDT_IN_EVERY_STAGE
Martin Roth5c354b92019-04-22 14:55:16 -060026 select IOAPIC
Felix Helde697fd92021-01-18 15:10:43 +010027 select HAVE_ACPI_TABLES
Furquan Shaikh0eabe132020-04-28 21:57:07 -070028 select HAVE_EM100_SUPPORT
Martin Roth5c354b92019-04-22 14:55:16 -060029 select SOC_AMD_COMMON
Karthikeyan Ramasubramanian4520aa22021-04-23 11:42:19 -060030 select SOC_AMD_COMMON_BLOCK_ACP
Felix Held33c548b2021-01-27 20:34:24 +010031 select SOC_AMD_COMMON_BLOCK_ACPI
32 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Held18b51e92021-05-08 01:30:30 +020033 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Eric Lai65b0afe2021-04-09 11:50:48 +080034 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Gleneskf934fae2021-07-20 02:19:58 -070035 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held33c548b2021-01-27 20:34:24 +010036 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held21c46c02021-03-05 00:13:16 +010037 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held33c548b2021-01-27 20:34:24 +010038 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Helddba3fe72021-02-13 01:05:56 +010039 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held33c548b2021-01-27 20:34:24 +010040 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Furquan Shaikh702cf302020-05-09 18:30:51 -070041 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Martin Roth5c354b92019-04-22 14:55:16 -060042 select SOC_AMD_COMMON_BLOCK_HDA
Karthikeyan Ramasubramanian0dbea482021-03-08 23:23:50 -070043 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held33c548b2021-01-27 20:34:24 +010044 select SOC_AMD_COMMON_BLOCK_IOMMU
45 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020046 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Held33c548b2021-01-27 20:34:24 +010047 select SOC_AMD_COMMON_BLOCK_NONCAR
48 select SOC_AMD_COMMON_BLOCK_PCI
Raul E Rangel48314112021-05-10 14:55:11 -060049 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Felix Held0d2c0012021-04-12 23:44:14 +020050 select SOC_AMD_COMMON_BLOCK_PM
51 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held33c548b2021-01-27 20:34:24 +010052 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth5c354b92019-04-22 14:55:16 -060053 select SOC_AMD_COMMON_BLOCK_SATA
Aaron Durbin3d2e18a2020-01-28 11:20:05 -070054 select SOC_AMD_COMMON_BLOCK_SMBUS
Felix Held161d8092020-12-01 18:17:42 +010055 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010056 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held60a46432020-11-12 00:14:16 +010057 select SOC_AMD_COMMON_BLOCK_SMU
Felix Held33c548b2021-01-27 20:34:24 +010058 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held2f5c7592020-12-04 17:31:10 +010059 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held6f8f9c92020-12-09 21:36:56 +010060 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel394c6b02021-02-12 14:37:43 -070061 select SOC_AMD_COMMON_BLOCK_UCODE
Nikolai Vyssotskia289cdd2021-04-28 18:09:29 -050062 select SOC_AMD_COMMON_FSP_DMI_TABLES
Aaron Durbin1d0b99b2020-04-11 11:58:57 -060063 select PROVIDES_ROM_SHARING
Martin Roth5c354b92019-04-22 14:55:16 -060064 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Martin Roth5c354b92019-04-22 14:55:16 -060065 select PARALLEL_MP_AP_WORK
66 select HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -060067 select SSE2
68 select RTC
Marshall Dawson00a22082020-01-20 23:05:31 -070069 select PLATFORM_USES_FSP2_0
Furquan Shaikhc3063c52020-05-28 11:58:20 -070070 select FSP_COMPRESS_FSP_M_LZMA
71 select FSP_COMPRESS_FSP_S_LZMA
Marshall Dawson00a22082020-01-20 23:05:31 -070072 select UDK_2017_BINDING
73 select HAVE_CF9_RESET
Raul E Rangel394c6b02021-02-12 14:37:43 -070074
Angel Pons6f5a6582021-06-22 15:18:07 +020075config ARCH_ALL_STAGES_X86
76 default n
77
Raul E Rangel394c6b02021-02-12 14:37:43 -070078config SOC_AMD_COMMON_BLOCK_UCODE_SIZE
79 default 3200
Martin Roth5c354b92019-04-22 14:55:16 -060080
Felix Heldc4eb45f2021-02-13 02:36:02 +010081config CHIPSET_DEVICETREE
82 string
83 default "soc/amd/picasso/chipset.cb"
84
Felix Held3cc3d812020-06-17 16:16:08 +020085config FSP_M_FILE
86 string "FSP-M (memory init) binary path and filename"
87 depends on ADD_FSP_BINARIES
88 default "3rdparty/amd_blobs/picasso/PICASSO_M.fd"
89 help
90 The path and filename of the FSP-M binary for this platform.
91
92config FSP_S_FILE
93 string "FSP-S (silicon init) binary path and filename"
94 depends on ADD_FSP_BINARIES
95 default "3rdparty/amd_blobs/picasso/PICASSO_S.fd"
96 help
97 The path and filename of the FSP-S binary for this platform.
98
Furquan Shaikhbc456502020-06-10 16:37:23 -070099config EARLY_RESERVED_DRAM_BASE
100 hex
101 default 0x2000000
102 help
103 This variable defines the base address of the DRAM which is reserved
104 for usage by coreboot in early stages (i.e. before ramstage is up).
105 This memory gets reserved in BIOS tables to ensure that the OS does
106 not use it, thus preventing corruption of OS memory in case of S3
107 resume.
108
109config EARLYRAM_BSP_STACK_SIZE
110 hex
111 default 0x1000
112
113config PSP_APOB_DRAM_ADDRESS
114 hex
115 default 0x2001000
116 help
117 Location in DRAM where the PSP will copy the AGESA PSP Output
118 Block.
119
120config PSP_SHAREDMEM_BASE
121 hex
122 default 0x2011000 if VBOOT
123 default 0x0
124 help
125 This variable defines the base address in DRAM memory where PSP copies
Kangheui Won6b36c832021-04-21 14:48:14 +1000126 the vboot workbuf. This is used in the linker script to have a static
Furquan Shaikhbc456502020-06-10 16:37:23 -0700127 allocation for the buffer as well as for adding relevant entries in
Kangheui Won6b36c832021-04-21 14:48:14 +1000128 the BIOS directory table for the PSP.
Furquan Shaikhbc456502020-06-10 16:37:23 -0700129
130config PSP_SHAREDMEM_SIZE
131 hex
132 default 0x8000 if VBOOT
133 default 0x0
134 help
135 Sets the maximum size for the PSP to pass the vboot workbuf and
136 any logs or timestamps back to coreboot. This will be copied
137 into main memory by the PSP and will be available when the x86 is
138 started. The workbuf's base depends on the address of the reset
139 vector.
140
Martin Roth5c354b92019-04-22 14:55:16 -0600141config PRERAM_CBMEM_CONSOLE_SIZE
142 hex
143 default 0x1600
144 help
145 Increase this value if preram cbmem console is getting truncated
146
Kangheui Won4020aa72021-05-20 09:56:39 +1000147config CBFS_MCACHE_SIZE
148 hex
149 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
150
Furquan Shaikhbc456502020-06-10 16:37:23 -0700151config C_ENV_BOOTBLOCK_SIZE
152 hex
153 default 0x10000
154 help
155 Sets the size of the bootblock stage that should be loaded in DRAM.
156 This variable controls the DRAM allocation size in linker script
157 for bootblock stage.
158
Furquan Shaikhbc456502020-06-10 16:37:23 -0700159config ROMSTAGE_ADDR
160 hex
161 default 0x2040000
162 help
163 Sets the address in DRAM where romstage should be loaded.
164
165config ROMSTAGE_SIZE
166 hex
167 default 0x80000
168 help
169 Sets the size of DRAM allocation for romstage in linker script.
170
171config FSP_M_ADDR
172 hex
173 default 0x20C0000
174 help
175 Sets the address in DRAM where FSP-M should be loaded. cbfstool
176 performs relocation of FSP-M to this address.
177
178config FSP_M_SIZE
179 hex
Felix Held779eeb22021-09-16 18:11:04 +0200180 default 0xC0000
Furquan Shaikhbc456502020-06-10 16:37:23 -0700181 help
182 Sets the size of DRAM allocation for FSP-M in linker script.
183
184config VERSTAGE_ADDR
185 hex
186 depends on VBOOT_SEPARATE_VERSTAGE
Felix Held779eeb22021-09-16 18:11:04 +0200187 default 0x2180000
Furquan Shaikhbc456502020-06-10 16:37:23 -0700188 help
189 Sets the address in DRAM where verstage should be loaded if running
190 as a separate stage on x86.
191
192config VERSTAGE_SIZE
193 hex
194 depends on VBOOT_SEPARATE_VERSTAGE
195 default 0x80000
196 help
197 Sets the size of DRAM allocation for verstage in linker script if
198 running as a separate stage on x86.
199
200config RAMBASE
201 hex
202 default 0x10000000
203
Martin Roth5c354b92019-04-22 14:55:16 -0600204config CPU_ADDR_BITS
205 int
206 default 48
207
Martin Roth5c354b92019-04-22 14:55:16 -0600208config MMCONF_BASE_ADDRESS
Martin Roth5c354b92019-04-22 14:55:16 -0600209 default 0xF8000000
210
211config MMCONF_BUS_NUMBER
Martin Roth5c354b92019-04-22 14:55:16 -0600212 default 64
213
Raul E Rangel5f52c0e2020-05-13 13:22:48 -0600214config VERSTAGE_ADDR
215 hex
216 default 0x4000000
217
Felix Held1032d222020-11-04 16:19:35 +0100218config MAX_CPUS
219 int
220 default 8
Felix Heldb77387f2021-04-23 22:16:04 +0200221 help
222 Maximum number of threads the platform can have.
Felix Held1032d222020-11-04 16:19:35 +0100223
Martin Roth5c354b92019-04-22 14:55:16 -0600224config VGA_BIOS_ID
225 string
Martin Roth86ba0d72020-02-05 16:46:30 -0700226 default "1002,15d8,c1"
Martin Roth5c354b92019-04-22 14:55:16 -0600227 help
228 The default VGA BIOS PCI vendor/device ID should be set to the
Martin Roth86ba0d72020-02-05 16:46:30 -0700229 result of the map_oprom_vendev_rev() function in northbridge.c.
Martin Roth5c354b92019-04-22 14:55:16 -0600230
231config VGA_BIOS_FILE
232 string
Raul E Rangelf39dab12020-05-13 16:46:57 -0600233 default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin"
Martin Roth5c354b92019-04-22 14:55:16 -0600234
Martin Roth86ba0d72020-02-05 16:46:30 -0700235config VGA_BIOS_SECOND
236 def_bool y
237
238config VGA_BIOS_SECOND_ID
239 string
240 default "1002,15dd,c4"
241 help
242 Because Dali and Picasso need different video BIOSes, but have the
243 same vendor/device IDs, we need an alternate method to determine the
244 correct video BIOS. In map_oprom_vendev_rev(), we look at the cpuid
245 and decide which rom to load.
246
247 Even though the hardware has the same vendor/device IDs, the vBIOS
248 contains a *different* device ID, confusing the situation even more.
249
250config VGA_BIOS_SECOND_FILE
251 string
252 default "3rdparty/amd_blobs/picasso/Raven2GenericVbios.bin"
253
254config CHECK_REV_IN_OPROM_NAME
255 bool
256 default y
257 help
258 Select this in the platform BIOS or chipset if the option rom has a
259 revision that needs to be checked when searching CBFS.
260
Martin Roth5c354b92019-04-22 14:55:16 -0600261config S3_VGA_ROM_RUN
262 bool
263 default n
264
265config HEAP_SIZE
266 hex
267 default 0xc0000
268
Martin Roth5c354b92019-04-22 14:55:16 -0600269config SERIRQ_CONTINUOUS_MODE
270 bool
271 default n
272 help
273 Set this option to y for serial IRQ in continuous mode.
274 Otherwise it is in quiet mode.
275
Felix Helde7382992021-01-12 23:05:56 +0100276config CONSOLE_UART_BASE_ADDRESS
277 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
278 hex
279 default 0xfedc9000 if UART_FOR_CONSOLE = 0
280 default 0xfedca000 if UART_FOR_CONSOLE = 1
Felix Heldd614e852021-06-15 21:06:38 +0200281 default 0xfedce000 if UART_FOR_CONSOLE = 2
Felix Helde7382992021-01-12 23:05:56 +0100282 default 0xfedcf000 if UART_FOR_CONSOLE = 3
283
Martin Roth5c354b92019-04-22 14:55:16 -0600284config SMM_TSEG_SIZE
285 hex
Felix Helde22eef72021-02-10 22:22:07 +0100286 default 0x800000 if HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -0600287 default 0x0
288
289config SMM_RESERVED_SIZE
290 hex
Marshall Dawson3e2fabf2020-06-12 10:28:04 -0600291 default 0x180000
Martin Roth5c354b92019-04-22 14:55:16 -0600292
293config SMM_MODULE_STACK_SIZE
294 hex
295 default 0x800
296
297config ACPI_CPU_STRING
298 string
Jason Gleneskf2a59a42020-08-10 00:58:37 -0700299 default "\\_SB.C%03d"
Martin Roth5c354b92019-04-22 14:55:16 -0600300
301config ACPI_BERT
302 bool "Build ACPI BERT Table"
303 default y
304 depends on HAVE_ACPI_TABLES
305 help
306 Report Machine Check errors identified in POST to the OS in an
Marshall Dawson03743b72020-06-18 10:23:48 -0600307 ACPI Boot Error Record Table.
Martin Roth5c354b92019-04-22 14:55:16 -0600308
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700309config ACPI_BERT_SIZE
310 hex
Marshall Dawson03743b72020-06-18 10:23:48 -0600311 default 0x4000 if ACPI_BERT
312 default 0x0
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700313 help
314 Specify the amount of DRAM reserved for gathering the data used to
315 generate the ACPI table.
316
Jason Gleneskbc521432020-09-14 05:22:47 -0700317config ACPI_SSDT_PSD_INDEPENDENT
318 bool "Allow core p-state independent transitions"
319 default y
320 help
321 AMD recommends the ACPI _PSD object to be configured to cause
322 cores to transition between p-states independently. A vendor may
323 choose to generate _PSD object to allow cores to transition together.
324
Furquan Shaikh40a38882020-05-01 10:43:48 -0700325config CHROMEOS
Rob Barnes5ac928d2020-07-07 16:16:12 -0600326 select ALWAYS_LOAD_OPROM
327 select ALWAYS_RUN_OPROM
Furquan Shaikh40a38882020-05-01 10:43:48 -0700328
Marshall Dawson62611412019-06-19 11:46:06 -0600329config RO_REGION_ONLY
330 string
331 depends on CHROMEOS
332 default "apu/amdfw"
Martin Roth5c354b92019-04-22 14:55:16 -0600333
Marshall Dawson62611412019-06-19 11:46:06 -0600334config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
335 int
Martin Roth4017de02019-12-16 23:21:05 -0700336 default 150
Marshall Dawson62611412019-06-19 11:46:06 -0600337
Aaron Durbin1d0b99b2020-04-11 11:58:57 -0600338config DISABLE_SPI_FLASH_ROM_SHARING
339 def_bool n
340 help
341 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
342 which indicates a board level ROM transaction request. This
343 removes arbitration with board and assumes the chipset controls
344 the SPI flash bus entirely.
345
Felix Held27b295b2021-03-25 01:20:41 +0100346config DISABLE_KEYBOARD_RESET_PIN
347 bool
348 help
349 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
350 signal. When this pin is used as GPIO and the keyboard reset
351 functionality isn't disabled, configuring it as an output and driving
352 it as 0 will cause a reset.
353
Marshall Dawson00a22082020-01-20 23:05:31 -0700354config FSP_TEMP_RAM_SIZE
355 hex
Marshall Dawson00a22082020-01-20 23:05:31 -0700356 default 0x40000
357 help
358 The amount of coreboot-allocated heap and stack usage by the FSP.
359
Marshall Dawson62611412019-06-19 11:46:06 -0600360menu "PSP Configuration Options"
Martin Roth5c354b92019-04-22 14:55:16 -0600361
Martin Roth5c354b92019-04-22 14:55:16 -0600362config AMD_FWM_POSITION_INDEX
363 int "Firmware Directory Table location (0 to 5)"
364 range 0 5
365 default 0 if BOARD_ROMSIZE_KB_512
366 default 1 if BOARD_ROMSIZE_KB_1024
367 default 2 if BOARD_ROMSIZE_KB_2048
368 default 3 if BOARD_ROMSIZE_KB_4096
369 default 4 if BOARD_ROMSIZE_KB_8192
370 default 5 if BOARD_ROMSIZE_KB_16384
371 help
372 Typically this is calculated by the ROM size, but there may
373 be situations where you want to put the firmware directory
374 table in a different location.
375 0: 512 KB - 0xFFFA0000
376 1: 1 MB - 0xFFF20000
377 2: 2 MB - 0xFFE20000
378 3: 4 MB - 0xFFC20000
379 4: 8 MB - 0xFF820000
380 5: 16 MB - 0xFF020000
381
382comment "AMD Firmware Directory Table set to location for 512KB ROM"
383 depends on AMD_FWM_POSITION_INDEX = 0
384comment "AMD Firmware Directory Table set to location for 1MB ROM"
385 depends on AMD_FWM_POSITION_INDEX = 1
386comment "AMD Firmware Directory Table set to location for 2MB ROM"
387 depends on AMD_FWM_POSITION_INDEX = 2
388comment "AMD Firmware Directory Table set to location for 4MB ROM"
389 depends on AMD_FWM_POSITION_INDEX = 3
390comment "AMD Firmware Directory Table set to location for 8MB ROM"
391 depends on AMD_FWM_POSITION_INDEX = 4
392comment "AMD Firmware Directory Table set to location for 16MB ROM"
393 depends on AMD_FWM_POSITION_INDEX = 5
394
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800395config AMDFW_CONFIG_FILE
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700396 string
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800397 default "src/soc/amd/picasso/fw.cfg"
Martin Roth5c354b92019-04-22 14:55:16 -0600398
Marshall Dawson62611412019-06-19 11:46:06 -0600399config PSP_LOAD_MP2_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700400 bool
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700401 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600402 help
403 Include the MP2 firmwares and configuration into the PSP build.
404
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700405 If unsure, answer 'n'
Marshall Dawson62611412019-06-19 11:46:06 -0600406
407config PSP_LOAD_S0I3_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700408 bool
Furquan Shaikh30bc5b32020-04-23 18:02:53 -0700409 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600410 help
411 Select this item to include the S0i3 file into the PSP build.
412
413config HAVE_PSP_WHITELIST_FILE
414 bool "Include a debug whitelist file in PSP build"
415 default n
416 help
417 Support secured unlock prior to reset using a whitelisted
418 number? This feature requires a signed whitelist image and
419 bootloader from AMD.
420
421 If unsure, answer 'n'
422
423config PSP_WHITELIST_FILE
Martin Roth49b09a02020-02-20 13:54:06 -0700424 string "Debug whitelist file path"
Marshall Dawson62611412019-06-19 11:46:06 -0600425 depends on HAVE_PSP_WHITELIST_FILE
Raul E Rangelf39dab12020-05-13 16:46:57 -0600426 default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin"
Marshall Dawson62611412019-06-19 11:46:06 -0600427
Furquan Shaikh577db022020-04-24 15:52:04 -0700428config PSP_UNLOCK_SECURE_DEBUG
429 bool "Unlock secure debug"
430 default n
431 help
432 Select this item to enable secure debug options in PSP.
433
Martin Rothde498332020-09-01 11:00:28 -0600434config PSP_VERSTAGE_FILE
435 string "Specify the PSP_verstage file path"
436 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600437 default "\$(obj)/psp_verstage.bin"
Martin Rothde498332020-09-01 11:00:28 -0600438 help
439 Add psp_verstage file to the build & PSP Directory Table
440
Martin Rothfe87d762020-09-01 11:04:21 -0600441config PSP_VERSTAGE_SIGNING_TOKEN
442 string "Specify the PSP_verstage Signature Token file path"
443 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
444 default ""
445 help
446 Add psp_verstage signature token to the build & PSP Directory Table
447
Martin Rothfdad5ad2021-04-16 11:36:01 -0600448config PSP_SOFTFUSE_BITS
449 string "PSP Soft Fuse bits to enable"
450 default "28"
451 help
452 Space separated list of Soft Fuse bits to enable.
453 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
454 Bit 15: PSP post code destination: 0=LPC 1=eSPI
455 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
456
457 See #55758 (NDA) for additional bit definitions.
458
Marshall Dawson62611412019-06-19 11:46:06 -0600459endmenu
Martin Roth5c354b92019-04-22 14:55:16 -0600460
Martin Rothc7acf162020-05-28 00:44:50 -0600461config VBOOT
462 select VBOOT_VBNV_CMOS
Martin Rothe7e6c4e2020-07-15 11:54:14 -0600463 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Martin Rothc7acf162020-05-28 00:44:50 -0600464
465config VBOOT_STARTS_BEFORE_BOOTBLOCK
466 def_bool n
467 depends on VBOOT
468 select ARCH_VERSTAGE_ARMV7
469 help
470 Runs verstage on the PSP. Only available on
471 certain Chrome OS branded parts from AMD.
472
Martin Roth5632c6b2020-10-28 11:52:30 -0600473config VBOOT_HASH_BLOCK_SIZE
474 hex
475 default 0x9000
476 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
477 help
478 Because the bulk of the time in psp_verstage to hash the RO cbfs is
479 spent in the overhead of doing svc calls, increasing the hash block
480 size significantly cuts the verstage hashing time as seen below.
481
482 4k takes 180ms
483 16k takes 44ms
484 32k takes 33.7ms
485 36k takes 32.5ms
486 There's actually still room for an even bigger stack, but we've
487 reached a point of diminishing returns.
488
Martin Roth50cca762020-08-13 11:06:18 -0600489config CMOS_RECOVERY_BYTE
490 hex
491 default 0x51
492 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
493 help
494 If the workbuf is not passed from the PSP to coreboot, set the
495 recovery flag and reboot. The PSP will read this byte, mark the
496 recovery request in VBNV, and reset the system into recovery mode.
497
498 This is the byte before the default first byte used by VBNV
499 (0x26 + 0x0E - 1)
500
Martin Roth9aa8d112020-06-04 21:31:41 -0600501if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
502
503config RWA_REGION_ONLY
504 string
505 default "apu/amdfw_a"
506 help
507 Add a space-delimited list of filenames that should only be in the
508 RW-A section.
509
510config RWB_REGION_ONLY
511 string
512 default "apu/amdfw_b"
513 help
514 Add a space-delimited list of filenames that should only be in the
515 RW-B section.
516
517config PICASSO_FW_A_POSITION
518 hex
519 help
520 Location of the AMD firmware in the RW_A region
521
522config PICASSO_FW_B_POSITION
523 hex
524 help
525 Location of the AMD firmware in the RW_B region
526
527endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
528
Martin Roth1f337622019-04-22 16:08:31 -0600529endif # SOC_AMD_PICASSO