blob: 9518f64331654647971b556da752cfc519bdb359 [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
Martin Roth5c354b92019-04-22 14:55:16 -06002
Martin Roth1f337622019-04-22 16:08:31 -06003config SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06004 bool
5 help
Martin Roth1f337622019-04-22 16:08:31 -06006 AMD Picasso support
Martin Roth5c354b92019-04-22 14:55:16 -06007
Martin Roth1f337622019-04-22 16:08:31 -06008if SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06009
10config CPU_SPECIFIC_OPTIONS
11 def_bool y
12 select ARCH_BOOTBLOCK_X86_32
Martin Rothc7acf162020-05-28 00:44:50 -060013 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth5c354b92019-04-22 14:55:16 -060014 select ARCH_ROMSTAGE_X86_32
15 select ARCH_RAMSTAGE_X86_32
Felix Held46673222020-04-04 02:37:04 +020016 select RESET_VECTOR_IN_RAM
Martin Roth5c354b92019-04-22 14:55:16 -060017 select X86_AMD_FIXED_MTRRS
Marshall Dawson34c30562019-07-16 15:18:00 -060018 select X86_AMD_INIT_SIPI
Kyösti Mälkki3139c8d2020-06-28 16:33:33 +030019 select ACPI_SOC_NVS
Martin Roth5c354b92019-04-22 14:55:16 -060020 select DRIVERS_I2C_DESIGNWARE
Raul E Rangel0357ab72020-07-09 12:08:58 -060021 select DRIVERS_USB_PCI_XHCI
Martin Roth5c354b92019-04-22 14:55:16 -060022 select GENERIC_GPIO_LIB
Furquan Shaikh8e915092020-06-17 23:15:35 -070023 select IDT_IN_EVERY_STAGE
Martin Roth5c354b92019-04-22 14:55:16 -060024 select IOAPIC
Felix Helde697fd92021-01-18 15:10:43 +010025 select HAVE_ACPI_TABLES
Furquan Shaikh0eabe132020-04-28 21:57:07 -070026 select HAVE_EM100_SUPPORT
Martin Roth5c354b92019-04-22 14:55:16 -060027 select SOC_AMD_COMMON
Karthikeyan Ramasubramanian4520aa22021-04-23 11:42:19 -060028 select SOC_AMD_COMMON_BLOCK_ACP
Felix Held33c548b2021-01-27 20:34:24 +010029 select SOC_AMD_COMMON_BLOCK_ACPI
30 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Held18b51e92021-05-08 01:30:30 +020031 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Eric Lai65b0afe2021-04-09 11:50:48 +080032 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Felix Held33c548b2021-01-27 20:34:24 +010033 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held21c46c02021-03-05 00:13:16 +010034 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held33c548b2021-01-27 20:34:24 +010035 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Helddba3fe72021-02-13 01:05:56 +010036 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held33c548b2021-01-27 20:34:24 +010037 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Furquan Shaikh702cf302020-05-09 18:30:51 -070038 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Martin Roth5c354b92019-04-22 14:55:16 -060039 select SOC_AMD_COMMON_BLOCK_HDA
Karthikeyan Ramasubramanian0dbea482021-03-08 23:23:50 -070040 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held33c548b2021-01-27 20:34:24 +010041 select SOC_AMD_COMMON_BLOCK_IOMMU
42 select SOC_AMD_COMMON_BLOCK_LPC
43 select SOC_AMD_COMMON_BLOCK_NONCAR
44 select SOC_AMD_COMMON_BLOCK_PCI
Raul E Rangel48314112021-05-10 14:55:11 -060045 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Felix Held0d2c0012021-04-12 23:44:14 +020046 select SOC_AMD_COMMON_BLOCK_PM
47 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held33c548b2021-01-27 20:34:24 +010048 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth5c354b92019-04-22 14:55:16 -060049 select SOC_AMD_COMMON_BLOCK_SATA
Aaron Durbin3d2e18a2020-01-28 11:20:05 -070050 select SOC_AMD_COMMON_BLOCK_SMBUS
Felix Held161d8092020-12-01 18:17:42 +010051 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010052 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held60a46432020-11-12 00:14:16 +010053 select SOC_AMD_COMMON_BLOCK_SMU
Felix Held33c548b2021-01-27 20:34:24 +010054 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held2f5c7592020-12-04 17:31:10 +010055 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held6f8f9c92020-12-09 21:36:56 +010056 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel394c6b02021-02-12 14:37:43 -070057 select SOC_AMD_COMMON_BLOCK_UCODE
Nikolai Vyssotskia289cdd2021-04-28 18:09:29 -050058 select SOC_AMD_COMMON_FSP_DMI_TABLES
Aaron Durbin1d0b99b2020-04-11 11:58:57 -060059 select PROVIDES_ROM_SHARING
Martin Roth5c354b92019-04-22 14:55:16 -060060 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Martin Roth5c354b92019-04-22 14:55:16 -060061 select PARALLEL_MP_AP_WORK
62 select HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -060063 select SSE2
64 select RTC
Marshall Dawson00a22082020-01-20 23:05:31 -070065 select PLATFORM_USES_FSP2_0
Furquan Shaikhc3063c52020-05-28 11:58:20 -070066 select FSP_COMPRESS_FSP_M_LZMA
67 select FSP_COMPRESS_FSP_S_LZMA
Marshall Dawson00a22082020-01-20 23:05:31 -070068 select UDK_2017_BINDING
69 select HAVE_CF9_RESET
Raul E Rangel394c6b02021-02-12 14:37:43 -070070
71config SOC_AMD_COMMON_BLOCK_UCODE_SIZE
72 default 3200
Martin Roth5c354b92019-04-22 14:55:16 -060073
Felix Heldc4eb45f2021-02-13 02:36:02 +010074config CHIPSET_DEVICETREE
75 string
76 default "soc/amd/picasso/chipset.cb"
77
Felix Held3cc3d812020-06-17 16:16:08 +020078config FSP_M_FILE
79 string "FSP-M (memory init) binary path and filename"
80 depends on ADD_FSP_BINARIES
81 default "3rdparty/amd_blobs/picasso/PICASSO_M.fd"
82 help
83 The path and filename of the FSP-M binary for this platform.
84
85config FSP_S_FILE
86 string "FSP-S (silicon init) binary path and filename"
87 depends on ADD_FSP_BINARIES
88 default "3rdparty/amd_blobs/picasso/PICASSO_S.fd"
89 help
90 The path and filename of the FSP-S binary for this platform.
91
Furquan Shaikhbc456502020-06-10 16:37:23 -070092config EARLY_RESERVED_DRAM_BASE
93 hex
94 default 0x2000000
95 help
96 This variable defines the base address of the DRAM which is reserved
97 for usage by coreboot in early stages (i.e. before ramstage is up).
98 This memory gets reserved in BIOS tables to ensure that the OS does
99 not use it, thus preventing corruption of OS memory in case of S3
100 resume.
101
102config EARLYRAM_BSP_STACK_SIZE
103 hex
104 default 0x1000
105
106config PSP_APOB_DRAM_ADDRESS
107 hex
108 default 0x2001000
109 help
110 Location in DRAM where the PSP will copy the AGESA PSP Output
111 Block.
112
113config PSP_SHAREDMEM_BASE
114 hex
115 default 0x2011000 if VBOOT
116 default 0x0
117 help
118 This variable defines the base address in DRAM memory where PSP copies
Kangheui Won6b36c832021-04-21 14:48:14 +1000119 the vboot workbuf. This is used in the linker script to have a static
Furquan Shaikhbc456502020-06-10 16:37:23 -0700120 allocation for the buffer as well as for adding relevant entries in
Kangheui Won6b36c832021-04-21 14:48:14 +1000121 the BIOS directory table for the PSP.
Furquan Shaikhbc456502020-06-10 16:37:23 -0700122
123config PSP_SHAREDMEM_SIZE
124 hex
125 default 0x8000 if VBOOT
126 default 0x0
127 help
128 Sets the maximum size for the PSP to pass the vboot workbuf and
129 any logs or timestamps back to coreboot. This will be copied
130 into main memory by the PSP and will be available when the x86 is
131 started. The workbuf's base depends on the address of the reset
132 vector.
133
Martin Roth5c354b92019-04-22 14:55:16 -0600134config PRERAM_CBMEM_CONSOLE_SIZE
135 hex
136 default 0x1600
137 help
138 Increase this value if preram cbmem console is getting truncated
139
Kangheui Won4020aa72021-05-20 09:56:39 +1000140config CBFS_MCACHE_SIZE
141 hex
142 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
143
Furquan Shaikhbc456502020-06-10 16:37:23 -0700144config C_ENV_BOOTBLOCK_SIZE
145 hex
146 default 0x10000
147 help
148 Sets the size of the bootblock stage that should be loaded in DRAM.
149 This variable controls the DRAM allocation size in linker script
150 for bootblock stage.
151
Furquan Shaikhbc456502020-06-10 16:37:23 -0700152config ROMSTAGE_ADDR
153 hex
154 default 0x2040000
155 help
156 Sets the address in DRAM where romstage should be loaded.
157
158config ROMSTAGE_SIZE
159 hex
160 default 0x80000
161 help
162 Sets the size of DRAM allocation for romstage in linker script.
163
164config FSP_M_ADDR
165 hex
166 default 0x20C0000
167 help
168 Sets the address in DRAM where FSP-M should be loaded. cbfstool
169 performs relocation of FSP-M to this address.
170
171config FSP_M_SIZE
172 hex
173 default 0x80000
174 help
175 Sets the size of DRAM allocation for FSP-M in linker script.
176
177config VERSTAGE_ADDR
178 hex
179 depends on VBOOT_SEPARATE_VERSTAGE
180 default 0x2140000
181 help
182 Sets the address in DRAM where verstage should be loaded if running
183 as a separate stage on x86.
184
185config VERSTAGE_SIZE
186 hex
187 depends on VBOOT_SEPARATE_VERSTAGE
188 default 0x80000
189 help
190 Sets the size of DRAM allocation for verstage in linker script if
191 running as a separate stage on x86.
192
193config RAMBASE
194 hex
195 default 0x10000000
196
Martin Roth5c354b92019-04-22 14:55:16 -0600197config CPU_ADDR_BITS
198 int
199 default 48
200
Martin Roth5c354b92019-04-22 14:55:16 -0600201config MMCONF_BASE_ADDRESS
Martin Roth5c354b92019-04-22 14:55:16 -0600202 default 0xF8000000
203
204config MMCONF_BUS_NUMBER
Martin Roth5c354b92019-04-22 14:55:16 -0600205 default 64
206
Raul E Rangel5f52c0e2020-05-13 13:22:48 -0600207config VERSTAGE_ADDR
208 hex
209 default 0x4000000
210
Felix Held1032d222020-11-04 16:19:35 +0100211config MAX_CPUS
212 int
213 default 8
Felix Heldb77387f2021-04-23 22:16:04 +0200214 help
215 Maximum number of threads the platform can have.
Felix Held1032d222020-11-04 16:19:35 +0100216
Martin Roth5c354b92019-04-22 14:55:16 -0600217config VGA_BIOS_ID
218 string
Martin Roth86ba0d72020-02-05 16:46:30 -0700219 default "1002,15d8,c1"
Martin Roth5c354b92019-04-22 14:55:16 -0600220 help
221 The default VGA BIOS PCI vendor/device ID should be set to the
Martin Roth86ba0d72020-02-05 16:46:30 -0700222 result of the map_oprom_vendev_rev() function in northbridge.c.
Martin Roth5c354b92019-04-22 14:55:16 -0600223
224config VGA_BIOS_FILE
225 string
Raul E Rangelf39dab12020-05-13 16:46:57 -0600226 default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin"
Martin Roth5c354b92019-04-22 14:55:16 -0600227
Martin Roth86ba0d72020-02-05 16:46:30 -0700228config VGA_BIOS_SECOND
229 def_bool y
230
231config VGA_BIOS_SECOND_ID
232 string
233 default "1002,15dd,c4"
234 help
235 Because Dali and Picasso need different video BIOSes, but have the
236 same vendor/device IDs, we need an alternate method to determine the
237 correct video BIOS. In map_oprom_vendev_rev(), we look at the cpuid
238 and decide which rom to load.
239
240 Even though the hardware has the same vendor/device IDs, the vBIOS
241 contains a *different* device ID, confusing the situation even more.
242
243config VGA_BIOS_SECOND_FILE
244 string
245 default "3rdparty/amd_blobs/picasso/Raven2GenericVbios.bin"
246
247config CHECK_REV_IN_OPROM_NAME
248 bool
249 default y
250 help
251 Select this in the platform BIOS or chipset if the option rom has a
252 revision that needs to be checked when searching CBFS.
253
Martin Roth5c354b92019-04-22 14:55:16 -0600254config S3_VGA_ROM_RUN
255 bool
256 default n
257
258config HEAP_SIZE
259 hex
260 default 0xc0000
261
Martin Roth5c354b92019-04-22 14:55:16 -0600262config SERIRQ_CONTINUOUS_MODE
263 bool
264 default n
265 help
266 Set this option to y for serial IRQ in continuous mode.
267 Otherwise it is in quiet mode.
268
Felix Helde7382992021-01-12 23:05:56 +0100269config CONSOLE_UART_BASE_ADDRESS
270 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
271 hex
272 default 0xfedc9000 if UART_FOR_CONSOLE = 0
273 default 0xfedca000 if UART_FOR_CONSOLE = 1
274 default 0xfedc3000 if UART_FOR_CONSOLE = 2
275 default 0xfedcf000 if UART_FOR_CONSOLE = 3
276
Martin Roth5c354b92019-04-22 14:55:16 -0600277config SMM_TSEG_SIZE
278 hex
Felix Helde22eef72021-02-10 22:22:07 +0100279 default 0x800000 if HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -0600280 default 0x0
281
282config SMM_RESERVED_SIZE
283 hex
Marshall Dawson3e2fabf2020-06-12 10:28:04 -0600284 default 0x180000
Martin Roth5c354b92019-04-22 14:55:16 -0600285
286config SMM_MODULE_STACK_SIZE
287 hex
288 default 0x800
289
290config ACPI_CPU_STRING
291 string
Jason Gleneskf2a59a42020-08-10 00:58:37 -0700292 default "\\_SB.C%03d"
Martin Roth5c354b92019-04-22 14:55:16 -0600293
294config ACPI_BERT
295 bool "Build ACPI BERT Table"
296 default y
297 depends on HAVE_ACPI_TABLES
298 help
299 Report Machine Check errors identified in POST to the OS in an
Marshall Dawson03743b72020-06-18 10:23:48 -0600300 ACPI Boot Error Record Table.
Martin Roth5c354b92019-04-22 14:55:16 -0600301
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700302config ACPI_BERT_SIZE
303 hex
Marshall Dawson03743b72020-06-18 10:23:48 -0600304 default 0x4000 if ACPI_BERT
305 default 0x0
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700306 help
307 Specify the amount of DRAM reserved for gathering the data used to
308 generate the ACPI table.
309
Jason Gleneskbc521432020-09-14 05:22:47 -0700310config ACPI_SSDT_PSD_INDEPENDENT
311 bool "Allow core p-state independent transitions"
312 default y
313 help
314 AMD recommends the ACPI _PSD object to be configured to cause
315 cores to transition between p-states independently. A vendor may
316 choose to generate _PSD object to allow cores to transition together.
317
Furquan Shaikh40a38882020-05-01 10:43:48 -0700318config CHROMEOS
Rob Barnes5ac928d2020-07-07 16:16:12 -0600319 select ALWAYS_LOAD_OPROM
320 select ALWAYS_RUN_OPROM
Furquan Shaikh40a38882020-05-01 10:43:48 -0700321
Marshall Dawson62611412019-06-19 11:46:06 -0600322config RO_REGION_ONLY
323 string
324 depends on CHROMEOS
325 default "apu/amdfw"
Martin Roth5c354b92019-04-22 14:55:16 -0600326
Marshall Dawson62611412019-06-19 11:46:06 -0600327config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
328 int
Martin Roth4017de02019-12-16 23:21:05 -0700329 default 150
Marshall Dawson62611412019-06-19 11:46:06 -0600330
Aaron Durbin1d0b99b2020-04-11 11:58:57 -0600331config DISABLE_SPI_FLASH_ROM_SHARING
332 def_bool n
333 help
334 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
335 which indicates a board level ROM transaction request. This
336 removes arbitration with board and assumes the chipset controls
337 the SPI flash bus entirely.
338
Felix Held27b295b2021-03-25 01:20:41 +0100339config DISABLE_KEYBOARD_RESET_PIN
340 bool
341 help
342 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
343 signal. When this pin is used as GPIO and the keyboard reset
344 functionality isn't disabled, configuring it as an output and driving
345 it as 0 will cause a reset.
346
Marshall Dawson00a22082020-01-20 23:05:31 -0700347config FSP_TEMP_RAM_SIZE
348 hex
Marshall Dawson00a22082020-01-20 23:05:31 -0700349 default 0x40000
350 help
351 The amount of coreboot-allocated heap and stack usage by the FSP.
352
Marshall Dawson62611412019-06-19 11:46:06 -0600353menu "PSP Configuration Options"
Martin Roth5c354b92019-04-22 14:55:16 -0600354
Martin Roth5c354b92019-04-22 14:55:16 -0600355config AMD_FWM_POSITION_INDEX
356 int "Firmware Directory Table location (0 to 5)"
357 range 0 5
358 default 0 if BOARD_ROMSIZE_KB_512
359 default 1 if BOARD_ROMSIZE_KB_1024
360 default 2 if BOARD_ROMSIZE_KB_2048
361 default 3 if BOARD_ROMSIZE_KB_4096
362 default 4 if BOARD_ROMSIZE_KB_8192
363 default 5 if BOARD_ROMSIZE_KB_16384
364 help
365 Typically this is calculated by the ROM size, but there may
366 be situations where you want to put the firmware directory
367 table in a different location.
368 0: 512 KB - 0xFFFA0000
369 1: 1 MB - 0xFFF20000
370 2: 2 MB - 0xFFE20000
371 3: 4 MB - 0xFFC20000
372 4: 8 MB - 0xFF820000
373 5: 16 MB - 0xFF020000
374
375comment "AMD Firmware Directory Table set to location for 512KB ROM"
376 depends on AMD_FWM_POSITION_INDEX = 0
377comment "AMD Firmware Directory Table set to location for 1MB ROM"
378 depends on AMD_FWM_POSITION_INDEX = 1
379comment "AMD Firmware Directory Table set to location for 2MB ROM"
380 depends on AMD_FWM_POSITION_INDEX = 2
381comment "AMD Firmware Directory Table set to location for 4MB ROM"
382 depends on AMD_FWM_POSITION_INDEX = 3
383comment "AMD Firmware Directory Table set to location for 8MB ROM"
384 depends on AMD_FWM_POSITION_INDEX = 4
385comment "AMD Firmware Directory Table set to location for 16MB ROM"
386 depends on AMD_FWM_POSITION_INDEX = 5
387
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800388config AMDFW_CONFIG_FILE
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700389 string
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800390 default "src/soc/amd/picasso/fw.cfg"
Martin Roth5c354b92019-04-22 14:55:16 -0600391
Marshall Dawson62611412019-06-19 11:46:06 -0600392config PSP_LOAD_MP2_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700393 bool
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700394 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600395 help
396 Include the MP2 firmwares and configuration into the PSP build.
397
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700398 If unsure, answer 'n'
Marshall Dawson62611412019-06-19 11:46:06 -0600399
400config PSP_LOAD_S0I3_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700401 bool
Furquan Shaikh30bc5b32020-04-23 18:02:53 -0700402 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600403 help
404 Select this item to include the S0i3 file into the PSP build.
405
406config HAVE_PSP_WHITELIST_FILE
407 bool "Include a debug whitelist file in PSP build"
408 default n
409 help
410 Support secured unlock prior to reset using a whitelisted
411 number? This feature requires a signed whitelist image and
412 bootloader from AMD.
413
414 If unsure, answer 'n'
415
416config PSP_WHITELIST_FILE
Martin Roth49b09a02020-02-20 13:54:06 -0700417 string "Debug whitelist file path"
Marshall Dawson62611412019-06-19 11:46:06 -0600418 depends on HAVE_PSP_WHITELIST_FILE
Raul E Rangelf39dab12020-05-13 16:46:57 -0600419 default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin"
Marshall Dawson62611412019-06-19 11:46:06 -0600420
Furquan Shaikh577db022020-04-24 15:52:04 -0700421config PSP_UNLOCK_SECURE_DEBUG
422 bool "Unlock secure debug"
423 default n
424 help
425 Select this item to enable secure debug options in PSP.
426
Martin Rothde498332020-09-01 11:00:28 -0600427config PSP_VERSTAGE_FILE
428 string "Specify the PSP_verstage file path"
429 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
430 default "$(obj)/psp_verstage.bin"
431 help
432 Add psp_verstage file to the build & PSP Directory Table
433
Martin Rothfe87d762020-09-01 11:04:21 -0600434config PSP_VERSTAGE_SIGNING_TOKEN
435 string "Specify the PSP_verstage Signature Token file path"
436 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
437 default ""
438 help
439 Add psp_verstage signature token to the build & PSP Directory Table
440
Martin Rothfdad5ad2021-04-16 11:36:01 -0600441config PSP_SOFTFUSE_BITS
442 string "PSP Soft Fuse bits to enable"
443 default "28"
444 help
445 Space separated list of Soft Fuse bits to enable.
446 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
447 Bit 15: PSP post code destination: 0=LPC 1=eSPI
448 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
449
450 See #55758 (NDA) for additional bit definitions.
451
Marshall Dawson62611412019-06-19 11:46:06 -0600452endmenu
Martin Roth5c354b92019-04-22 14:55:16 -0600453
Martin Rothc7acf162020-05-28 00:44:50 -0600454config VBOOT
455 select VBOOT_VBNV_CMOS
Martin Rothe7e6c4e2020-07-15 11:54:14 -0600456 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Martin Rothc7acf162020-05-28 00:44:50 -0600457
458config VBOOT_STARTS_BEFORE_BOOTBLOCK
459 def_bool n
460 depends on VBOOT
461 select ARCH_VERSTAGE_ARMV7
462 help
463 Runs verstage on the PSP. Only available on
464 certain Chrome OS branded parts from AMD.
465
Martin Roth5632c6b2020-10-28 11:52:30 -0600466config VBOOT_HASH_BLOCK_SIZE
467 hex
468 default 0x9000
469 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
470 help
471 Because the bulk of the time in psp_verstage to hash the RO cbfs is
472 spent in the overhead of doing svc calls, increasing the hash block
473 size significantly cuts the verstage hashing time as seen below.
474
475 4k takes 180ms
476 16k takes 44ms
477 32k takes 33.7ms
478 36k takes 32.5ms
479 There's actually still room for an even bigger stack, but we've
480 reached a point of diminishing returns.
481
Martin Roth50cca762020-08-13 11:06:18 -0600482config CMOS_RECOVERY_BYTE
483 hex
484 default 0x51
485 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
486 help
487 If the workbuf is not passed from the PSP to coreboot, set the
488 recovery flag and reboot. The PSP will read this byte, mark the
489 recovery request in VBNV, and reset the system into recovery mode.
490
491 This is the byte before the default first byte used by VBNV
492 (0x26 + 0x0E - 1)
493
Martin Roth9aa8d112020-06-04 21:31:41 -0600494if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
495
496config RWA_REGION_ONLY
497 string
498 default "apu/amdfw_a"
499 help
500 Add a space-delimited list of filenames that should only be in the
501 RW-A section.
502
503config RWB_REGION_ONLY
504 string
505 default "apu/amdfw_b"
506 help
507 Add a space-delimited list of filenames that should only be in the
508 RW-B section.
509
510config PICASSO_FW_A_POSITION
511 hex
512 help
513 Location of the AMD firmware in the RW_A region
514
515config PICASSO_FW_B_POSITION
516 hex
517 help
518 Location of the AMD firmware in the RW_B region
519
520endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
521
Martin Roth1f337622019-04-22 16:08:31 -0600522endif # SOC_AMD_PICASSO