blob: b93027734acbe4922ed16722d8dcc6a03a4c86b4 [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
Martin Roth5c354b92019-04-22 14:55:16 -06002
Martin Roth1f337622019-04-22 16:08:31 -06003config SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06004 bool
5 help
Martin Roth1f337622019-04-22 16:08:31 -06006 AMD Picasso support
Martin Roth5c354b92019-04-22 14:55:16 -06007
Martin Roth1f337622019-04-22 16:08:31 -06008if SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06009
10config CPU_SPECIFIC_OPTIONS
11 def_bool y
12 select ARCH_BOOTBLOCK_X86_32
Martin Rothc7acf162020-05-28 00:44:50 -060013 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth5c354b92019-04-22 14:55:16 -060014 select ARCH_ROMSTAGE_X86_32
15 select ARCH_RAMSTAGE_X86_32
Felix Held46673222020-04-04 02:37:04 +020016 select RESET_VECTOR_IN_RAM
Martin Roth5c354b92019-04-22 14:55:16 -060017 select X86_AMD_FIXED_MTRRS
Marshall Dawson34c30562019-07-16 15:18:00 -060018 select X86_AMD_INIT_SIPI
Kyösti Mälkki3139c8d2020-06-28 16:33:33 +030019 select ACPI_SOC_NVS
Martin Roth5c354b92019-04-22 14:55:16 -060020 select DRIVERS_I2C_DESIGNWARE
Raul E Rangel0357ab72020-07-09 12:08:58 -060021 select DRIVERS_USB_PCI_XHCI
Martin Roth5c354b92019-04-22 14:55:16 -060022 select GENERIC_GPIO_LIB
Furquan Shaikh8e915092020-06-17 23:15:35 -070023 select IDT_IN_EVERY_STAGE
Martin Roth5c354b92019-04-22 14:55:16 -060024 select IOAPIC
Felix Helde697fd92021-01-18 15:10:43 +010025 select HAVE_ACPI_TABLES
Furquan Shaikh0eabe132020-04-28 21:57:07 -070026 select HAVE_EM100_SUPPORT
Martin Roth5c354b92019-04-22 14:55:16 -060027 select SOC_AMD_COMMON
Karthikeyan Ramasubramanian4520aa22021-04-23 11:42:19 -060028 select SOC_AMD_COMMON_BLOCK_ACP
Felix Held33c548b2021-01-27 20:34:24 +010029 select SOC_AMD_COMMON_BLOCK_ACPI
30 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Held18b51e92021-05-08 01:30:30 +020031 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Eric Lai65b0afe2021-04-09 11:50:48 +080032 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Felix Held33c548b2021-01-27 20:34:24 +010033 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held21c46c02021-03-05 00:13:16 +010034 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held33c548b2021-01-27 20:34:24 +010035 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Helddba3fe72021-02-13 01:05:56 +010036 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held33c548b2021-01-27 20:34:24 +010037 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Furquan Shaikh702cf302020-05-09 18:30:51 -070038 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Martin Roth5c354b92019-04-22 14:55:16 -060039 select SOC_AMD_COMMON_BLOCK_HDA
Karthikeyan Ramasubramanian0dbea482021-03-08 23:23:50 -070040 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held33c548b2021-01-27 20:34:24 +010041 select SOC_AMD_COMMON_BLOCK_IOMMU
42 select SOC_AMD_COMMON_BLOCK_LPC
43 select SOC_AMD_COMMON_BLOCK_NONCAR
44 select SOC_AMD_COMMON_BLOCK_PCI
Raul E Rangel48314112021-05-10 14:55:11 -060045 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Felix Held0d2c0012021-04-12 23:44:14 +020046 select SOC_AMD_COMMON_BLOCK_PM
47 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held33c548b2021-01-27 20:34:24 +010048 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth5c354b92019-04-22 14:55:16 -060049 select SOC_AMD_COMMON_BLOCK_SATA
Aaron Durbin3d2e18a2020-01-28 11:20:05 -070050 select SOC_AMD_COMMON_BLOCK_SMBUS
Felix Held161d8092020-12-01 18:17:42 +010051 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010052 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held60a46432020-11-12 00:14:16 +010053 select SOC_AMD_COMMON_BLOCK_SMU
Felix Held33c548b2021-01-27 20:34:24 +010054 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held2f5c7592020-12-04 17:31:10 +010055 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held6f8f9c92020-12-09 21:36:56 +010056 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel394c6b02021-02-12 14:37:43 -070057 select SOC_AMD_COMMON_BLOCK_UCODE
Aaron Durbin1d0b99b2020-04-11 11:58:57 -060058 select PROVIDES_ROM_SHARING
Martin Roth5c354b92019-04-22 14:55:16 -060059 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Martin Roth5c354b92019-04-22 14:55:16 -060060 select PARALLEL_MP
61 select PARALLEL_MP_AP_WORK
62 select HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -060063 select SSE2
64 select RTC
Marshall Dawson00a22082020-01-20 23:05:31 -070065 select PLATFORM_USES_FSP2_0
Furquan Shaikhc3063c52020-05-28 11:58:20 -070066 select FSP_COMPRESS_FSP_M_LZMA
67 select FSP_COMPRESS_FSP_S_LZMA
Marshall Dawson00a22082020-01-20 23:05:31 -070068 select UDK_2017_BINDING
69 select HAVE_CF9_RESET
Raul E Rangel1c9a5ccb2020-12-16 10:35:49 -070070 select NO_CBFS_MCACHE if VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel394c6b02021-02-12 14:37:43 -070071
72config SOC_AMD_COMMON_BLOCK_UCODE_SIZE
73 default 3200
Martin Roth5c354b92019-04-22 14:55:16 -060074
Felix Held3cc3d812020-06-17 16:16:08 +020075config FSP_M_FILE
76 string "FSP-M (memory init) binary path and filename"
77 depends on ADD_FSP_BINARIES
78 default "3rdparty/amd_blobs/picasso/PICASSO_M.fd"
79 help
80 The path and filename of the FSP-M binary for this platform.
81
82config FSP_S_FILE
83 string "FSP-S (silicon init) binary path and filename"
84 depends on ADD_FSP_BINARIES
85 default "3rdparty/amd_blobs/picasso/PICASSO_S.fd"
86 help
87 The path and filename of the FSP-S binary for this platform.
88
Furquan Shaikhbc456502020-06-10 16:37:23 -070089config EARLY_RESERVED_DRAM_BASE
90 hex
91 default 0x2000000
92 help
93 This variable defines the base address of the DRAM which is reserved
94 for usage by coreboot in early stages (i.e. before ramstage is up).
95 This memory gets reserved in BIOS tables to ensure that the OS does
96 not use it, thus preventing corruption of OS memory in case of S3
97 resume.
98
99config EARLYRAM_BSP_STACK_SIZE
100 hex
101 default 0x1000
102
103config PSP_APOB_DRAM_ADDRESS
104 hex
105 default 0x2001000
106 help
107 Location in DRAM where the PSP will copy the AGESA PSP Output
108 Block.
109
110config PSP_SHAREDMEM_BASE
111 hex
112 default 0x2011000 if VBOOT
113 default 0x0
114 help
115 This variable defines the base address in DRAM memory where PSP copies
Kangheui Won6b36c832021-04-21 14:48:14 +1000116 the vboot workbuf. This is used in the linker script to have a static
Furquan Shaikhbc456502020-06-10 16:37:23 -0700117 allocation for the buffer as well as for adding relevant entries in
Kangheui Won6b36c832021-04-21 14:48:14 +1000118 the BIOS directory table for the PSP.
Furquan Shaikhbc456502020-06-10 16:37:23 -0700119
120config PSP_SHAREDMEM_SIZE
121 hex
122 default 0x8000 if VBOOT
123 default 0x0
124 help
125 Sets the maximum size for the PSP to pass the vboot workbuf and
126 any logs or timestamps back to coreboot. This will be copied
127 into main memory by the PSP and will be available when the x86 is
128 started. The workbuf's base depends on the address of the reset
129 vector.
130
Martin Roth5c354b92019-04-22 14:55:16 -0600131config PRERAM_CBMEM_CONSOLE_SIZE
132 hex
133 default 0x1600
134 help
135 Increase this value if preram cbmem console is getting truncated
136
Kangheui Won4020aa72021-05-20 09:56:39 +1000137config CBFS_MCACHE_SIZE
138 hex
139 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
140
Furquan Shaikhbc456502020-06-10 16:37:23 -0700141config C_ENV_BOOTBLOCK_SIZE
142 hex
143 default 0x10000
144 help
145 Sets the size of the bootblock stage that should be loaded in DRAM.
146 This variable controls the DRAM allocation size in linker script
147 for bootblock stage.
148
Furquan Shaikhbc456502020-06-10 16:37:23 -0700149config ROMSTAGE_ADDR
150 hex
151 default 0x2040000
152 help
153 Sets the address in DRAM where romstage should be loaded.
154
155config ROMSTAGE_SIZE
156 hex
157 default 0x80000
158 help
159 Sets the size of DRAM allocation for romstage in linker script.
160
161config FSP_M_ADDR
162 hex
163 default 0x20C0000
164 help
165 Sets the address in DRAM where FSP-M should be loaded. cbfstool
166 performs relocation of FSP-M to this address.
167
168config FSP_M_SIZE
169 hex
170 default 0x80000
171 help
172 Sets the size of DRAM allocation for FSP-M in linker script.
173
174config VERSTAGE_ADDR
175 hex
176 depends on VBOOT_SEPARATE_VERSTAGE
177 default 0x2140000
178 help
179 Sets the address in DRAM where verstage should be loaded if running
180 as a separate stage on x86.
181
182config VERSTAGE_SIZE
183 hex
184 depends on VBOOT_SEPARATE_VERSTAGE
185 default 0x80000
186 help
187 Sets the size of DRAM allocation for verstage in linker script if
188 running as a separate stage on x86.
189
190config RAMBASE
191 hex
192 default 0x10000000
193
Martin Roth5c354b92019-04-22 14:55:16 -0600194config CPU_ADDR_BITS
195 int
196 default 48
197
Martin Roth5c354b92019-04-22 14:55:16 -0600198config MMCONF_BASE_ADDRESS
Martin Roth5c354b92019-04-22 14:55:16 -0600199 default 0xF8000000
200
201config MMCONF_BUS_NUMBER
Martin Roth5c354b92019-04-22 14:55:16 -0600202 default 64
203
Raul E Rangel5f52c0e2020-05-13 13:22:48 -0600204config VERSTAGE_ADDR
205 hex
206 default 0x4000000
207
Felix Held1032d222020-11-04 16:19:35 +0100208config MAX_CPUS
209 int
210 default 8
Felix Heldb77387f2021-04-23 22:16:04 +0200211 help
212 Maximum number of threads the platform can have.
Felix Held1032d222020-11-04 16:19:35 +0100213
Martin Roth5c354b92019-04-22 14:55:16 -0600214config VGA_BIOS_ID
215 string
Martin Roth86ba0d72020-02-05 16:46:30 -0700216 default "1002,15d8,c1"
Martin Roth5c354b92019-04-22 14:55:16 -0600217 help
218 The default VGA BIOS PCI vendor/device ID should be set to the
Martin Roth86ba0d72020-02-05 16:46:30 -0700219 result of the map_oprom_vendev_rev() function in northbridge.c.
Martin Roth5c354b92019-04-22 14:55:16 -0600220
221config VGA_BIOS_FILE
222 string
Raul E Rangelf39dab12020-05-13 16:46:57 -0600223 default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin"
Martin Roth5c354b92019-04-22 14:55:16 -0600224
Martin Roth86ba0d72020-02-05 16:46:30 -0700225config VGA_BIOS_SECOND
226 def_bool y
227
228config VGA_BIOS_SECOND_ID
229 string
230 default "1002,15dd,c4"
231 help
232 Because Dali and Picasso need different video BIOSes, but have the
233 same vendor/device IDs, we need an alternate method to determine the
234 correct video BIOS. In map_oprom_vendev_rev(), we look at the cpuid
235 and decide which rom to load.
236
237 Even though the hardware has the same vendor/device IDs, the vBIOS
238 contains a *different* device ID, confusing the situation even more.
239
240config VGA_BIOS_SECOND_FILE
241 string
242 default "3rdparty/amd_blobs/picasso/Raven2GenericVbios.bin"
243
244config CHECK_REV_IN_OPROM_NAME
245 bool
246 default y
247 help
248 Select this in the platform BIOS or chipset if the option rom has a
249 revision that needs to be checked when searching CBFS.
250
Martin Roth5c354b92019-04-22 14:55:16 -0600251config S3_VGA_ROM_RUN
252 bool
253 default n
254
255config HEAP_SIZE
256 hex
257 default 0xc0000
258
Martin Roth5c354b92019-04-22 14:55:16 -0600259config SERIRQ_CONTINUOUS_MODE
260 bool
261 default n
262 help
263 Set this option to y for serial IRQ in continuous mode.
264 Otherwise it is in quiet mode.
265
Felix Helde7382992021-01-12 23:05:56 +0100266config CONSOLE_UART_BASE_ADDRESS
267 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
268 hex
269 default 0xfedc9000 if UART_FOR_CONSOLE = 0
270 default 0xfedca000 if UART_FOR_CONSOLE = 1
271 default 0xfedc3000 if UART_FOR_CONSOLE = 2
272 default 0xfedcf000 if UART_FOR_CONSOLE = 3
273
Martin Roth5c354b92019-04-22 14:55:16 -0600274config SMM_TSEG_SIZE
275 hex
Felix Helde22eef72021-02-10 22:22:07 +0100276 default 0x800000 if HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -0600277 default 0x0
278
279config SMM_RESERVED_SIZE
280 hex
Marshall Dawson3e2fabf2020-06-12 10:28:04 -0600281 default 0x180000
Martin Roth5c354b92019-04-22 14:55:16 -0600282
283config SMM_MODULE_STACK_SIZE
284 hex
285 default 0x800
286
287config ACPI_CPU_STRING
288 string
Jason Gleneskf2a59a42020-08-10 00:58:37 -0700289 default "\\_SB.C%03d"
Martin Roth5c354b92019-04-22 14:55:16 -0600290
291config ACPI_BERT
292 bool "Build ACPI BERT Table"
293 default y
294 depends on HAVE_ACPI_TABLES
295 help
296 Report Machine Check errors identified in POST to the OS in an
Marshall Dawson03743b72020-06-18 10:23:48 -0600297 ACPI Boot Error Record Table.
Martin Roth5c354b92019-04-22 14:55:16 -0600298
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700299config ACPI_BERT_SIZE
300 hex
Marshall Dawson03743b72020-06-18 10:23:48 -0600301 default 0x4000 if ACPI_BERT
302 default 0x0
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700303 help
304 Specify the amount of DRAM reserved for gathering the data used to
305 generate the ACPI table.
306
Jason Gleneskbc521432020-09-14 05:22:47 -0700307config ACPI_SSDT_PSD_INDEPENDENT
308 bool "Allow core p-state independent transitions"
309 default y
310 help
311 AMD recommends the ACPI _PSD object to be configured to cause
312 cores to transition between p-states independently. A vendor may
313 choose to generate _PSD object to allow cores to transition together.
314
Furquan Shaikh40a38882020-05-01 10:43:48 -0700315config CHROMEOS
Rob Barnes5ac928d2020-07-07 16:16:12 -0600316 select ALWAYS_LOAD_OPROM
317 select ALWAYS_RUN_OPROM
Furquan Shaikh40a38882020-05-01 10:43:48 -0700318
Marshall Dawson62611412019-06-19 11:46:06 -0600319config RO_REGION_ONLY
320 string
321 depends on CHROMEOS
322 default "apu/amdfw"
Martin Roth5c354b92019-04-22 14:55:16 -0600323
Marshall Dawson62611412019-06-19 11:46:06 -0600324config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
325 int
Martin Roth4017de02019-12-16 23:21:05 -0700326 default 150
Marshall Dawson62611412019-06-19 11:46:06 -0600327
Aaron Durbin1d0b99b2020-04-11 11:58:57 -0600328config DISABLE_SPI_FLASH_ROM_SHARING
329 def_bool n
330 help
331 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
332 which indicates a board level ROM transaction request. This
333 removes arbitration with board and assumes the chipset controls
334 the SPI flash bus entirely.
335
Felix Held27b295b2021-03-25 01:20:41 +0100336config DISABLE_KEYBOARD_RESET_PIN
337 bool
338 help
339 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
340 signal. When this pin is used as GPIO and the keyboard reset
341 functionality isn't disabled, configuring it as an output and driving
342 it as 0 will cause a reset.
343
Marshall Dawson00a22082020-01-20 23:05:31 -0700344config FSP_TEMP_RAM_SIZE
345 hex
Marshall Dawson00a22082020-01-20 23:05:31 -0700346 default 0x40000
347 help
348 The amount of coreboot-allocated heap and stack usage by the FSP.
349
Marshall Dawson62611412019-06-19 11:46:06 -0600350menu "PSP Configuration Options"
Martin Roth5c354b92019-04-22 14:55:16 -0600351
Martin Roth5c354b92019-04-22 14:55:16 -0600352config AMD_FWM_POSITION_INDEX
353 int "Firmware Directory Table location (0 to 5)"
354 range 0 5
355 default 0 if BOARD_ROMSIZE_KB_512
356 default 1 if BOARD_ROMSIZE_KB_1024
357 default 2 if BOARD_ROMSIZE_KB_2048
358 default 3 if BOARD_ROMSIZE_KB_4096
359 default 4 if BOARD_ROMSIZE_KB_8192
360 default 5 if BOARD_ROMSIZE_KB_16384
361 help
362 Typically this is calculated by the ROM size, but there may
363 be situations where you want to put the firmware directory
364 table in a different location.
365 0: 512 KB - 0xFFFA0000
366 1: 1 MB - 0xFFF20000
367 2: 2 MB - 0xFFE20000
368 3: 4 MB - 0xFFC20000
369 4: 8 MB - 0xFF820000
370 5: 16 MB - 0xFF020000
371
372comment "AMD Firmware Directory Table set to location for 512KB ROM"
373 depends on AMD_FWM_POSITION_INDEX = 0
374comment "AMD Firmware Directory Table set to location for 1MB ROM"
375 depends on AMD_FWM_POSITION_INDEX = 1
376comment "AMD Firmware Directory Table set to location for 2MB ROM"
377 depends on AMD_FWM_POSITION_INDEX = 2
378comment "AMD Firmware Directory Table set to location for 4MB ROM"
379 depends on AMD_FWM_POSITION_INDEX = 3
380comment "AMD Firmware Directory Table set to location for 8MB ROM"
381 depends on AMD_FWM_POSITION_INDEX = 4
382comment "AMD Firmware Directory Table set to location for 16MB ROM"
383 depends on AMD_FWM_POSITION_INDEX = 5
384
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800385config AMDFW_CONFIG_FILE
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700386 string
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800387 default "src/soc/amd/picasso/fw.cfg"
Martin Roth5c354b92019-04-22 14:55:16 -0600388
Marshall Dawson62611412019-06-19 11:46:06 -0600389config PSP_LOAD_MP2_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700390 bool
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700391 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600392 help
393 Include the MP2 firmwares and configuration into the PSP build.
394
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700395 If unsure, answer 'n'
Marshall Dawson62611412019-06-19 11:46:06 -0600396
397config PSP_LOAD_S0I3_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700398 bool
Furquan Shaikh30bc5b32020-04-23 18:02:53 -0700399 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600400 help
401 Select this item to include the S0i3 file into the PSP build.
402
403config HAVE_PSP_WHITELIST_FILE
404 bool "Include a debug whitelist file in PSP build"
405 default n
406 help
407 Support secured unlock prior to reset using a whitelisted
408 number? This feature requires a signed whitelist image and
409 bootloader from AMD.
410
411 If unsure, answer 'n'
412
413config PSP_WHITELIST_FILE
Martin Roth49b09a02020-02-20 13:54:06 -0700414 string "Debug whitelist file path"
Marshall Dawson62611412019-06-19 11:46:06 -0600415 depends on HAVE_PSP_WHITELIST_FILE
Raul E Rangelf39dab12020-05-13 16:46:57 -0600416 default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin"
Marshall Dawson62611412019-06-19 11:46:06 -0600417
Furquan Shaikh577db022020-04-24 15:52:04 -0700418config PSP_UNLOCK_SECURE_DEBUG
419 bool "Unlock secure debug"
420 default n
421 help
422 Select this item to enable secure debug options in PSP.
423
Martin Rothde498332020-09-01 11:00:28 -0600424config PSP_VERSTAGE_FILE
425 string "Specify the PSP_verstage file path"
426 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
427 default "$(obj)/psp_verstage.bin"
428 help
429 Add psp_verstage file to the build & PSP Directory Table
430
Martin Rothfe87d762020-09-01 11:04:21 -0600431config PSP_VERSTAGE_SIGNING_TOKEN
432 string "Specify the PSP_verstage Signature Token file path"
433 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
434 default ""
435 help
436 Add psp_verstage signature token to the build & PSP Directory Table
437
Martin Rothfdad5ad2021-04-16 11:36:01 -0600438config PSP_SOFTFUSE_BITS
439 string "PSP Soft Fuse bits to enable"
440 default "28"
441 help
442 Space separated list of Soft Fuse bits to enable.
443 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
444 Bit 15: PSP post code destination: 0=LPC 1=eSPI
445 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
446
447 See #55758 (NDA) for additional bit definitions.
448
Marshall Dawson62611412019-06-19 11:46:06 -0600449endmenu
Martin Roth5c354b92019-04-22 14:55:16 -0600450
Martin Rothc7acf162020-05-28 00:44:50 -0600451config VBOOT
452 select VBOOT_VBNV_CMOS
Martin Rothe7e6c4e2020-07-15 11:54:14 -0600453 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Martin Rothc7acf162020-05-28 00:44:50 -0600454
455config VBOOT_STARTS_BEFORE_BOOTBLOCK
456 def_bool n
457 depends on VBOOT
458 select ARCH_VERSTAGE_ARMV7
459 help
460 Runs verstage on the PSP. Only available on
461 certain Chrome OS branded parts from AMD.
462
Martin Roth5632c6b2020-10-28 11:52:30 -0600463config VBOOT_HASH_BLOCK_SIZE
464 hex
465 default 0x9000
466 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
467 help
468 Because the bulk of the time in psp_verstage to hash the RO cbfs is
469 spent in the overhead of doing svc calls, increasing the hash block
470 size significantly cuts the verstage hashing time as seen below.
471
472 4k takes 180ms
473 16k takes 44ms
474 32k takes 33.7ms
475 36k takes 32.5ms
476 There's actually still room for an even bigger stack, but we've
477 reached a point of diminishing returns.
478
Martin Roth50cca762020-08-13 11:06:18 -0600479config CMOS_RECOVERY_BYTE
480 hex
481 default 0x51
482 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
483 help
484 If the workbuf is not passed from the PSP to coreboot, set the
485 recovery flag and reboot. The PSP will read this byte, mark the
486 recovery request in VBNV, and reset the system into recovery mode.
487
488 This is the byte before the default first byte used by VBNV
489 (0x26 + 0x0E - 1)
490
Martin Roth9aa8d112020-06-04 21:31:41 -0600491if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
492
493config RWA_REGION_ONLY
494 string
495 default "apu/amdfw_a"
496 help
497 Add a space-delimited list of filenames that should only be in the
498 RW-A section.
499
500config RWB_REGION_ONLY
501 string
502 default "apu/amdfw_b"
503 help
504 Add a space-delimited list of filenames that should only be in the
505 RW-B section.
506
507config PICASSO_FW_A_POSITION
508 hex
509 help
510 Location of the AMD firmware in the RW_A region
511
512config PICASSO_FW_B_POSITION
513 hex
514 help
515 Location of the AMD firmware in the RW_B region
516
517endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
518
Martin Roth1f337622019-04-22 16:08:31 -0600519endif # SOC_AMD_PICASSO