blob: 84af18c23d8dae77a647794ec13b7843c0deb411 [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
Martin Roth5c354b92019-04-22 14:55:16 -06002
Martin Roth1f337622019-04-22 16:08:31 -06003config SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06004 bool
5 help
Martin Roth1f337622019-04-22 16:08:31 -06006 AMD Picasso support
Martin Roth5c354b92019-04-22 14:55:16 -06007
Martin Roth1f337622019-04-22 16:08:31 -06008if SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06009
10config CPU_SPECIFIC_OPTIONS
11 def_bool y
Subrata Banik34f26b22022-02-10 12:38:02 +053012 select ACPI_SOC_NVS
13 select ADD_FSP_BINARIES if USE_AMD_BLOBS
Martin Roth5c354b92019-04-22 14:55:16 -060014 select ARCH_BOOTBLOCK_X86_32
Martin Rothc7acf162020-05-28 00:44:50 -060015 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth5c354b92019-04-22 14:55:16 -060016 select ARCH_ROMSTAGE_X86_32
17 select ARCH_RAMSTAGE_X86_32
Angel Pons8e035e32021-06-22 12:58:20 +020018 select ARCH_X86
Subrata Banik34f26b22022-02-10 12:38:02 +053019 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Raul E Rangelb1a0fce2022-01-11 13:02:07 -070020 select CONSOLE_CBMEM_PRINT_PRE_BOOTBLOCK_CONTENTS if VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth5c354b92019-04-22 14:55:16 -060021 select DRIVERS_I2C_DESIGNWARE
Raul E Rangel0357ab72020-07-09 12:08:58 -060022 select DRIVERS_USB_PCI_XHCI
Subrata Banik34f26b22022-02-10 12:38:02 +053023 select FSP_COMPRESS_FSP_M_LZMA
24 select FSP_COMPRESS_FSP_S_LZMA
Martin Roth5c354b92019-04-22 14:55:16 -060025 select GENERIC_GPIO_LIB
Felix Helde697fd92021-01-18 15:10:43 +010026 select HAVE_ACPI_TABLES
Subrata Banik34f26b22022-02-10 12:38:02 +053027 select HAVE_CF9_RESET
Furquan Shaikh0eabe132020-04-28 21:57:07 -070028 select HAVE_EM100_SUPPORT
Subrata Banik34f26b22022-02-10 12:38:02 +053029 select HAVE_SMI_HANDLER
30 select IDT_IN_EVERY_STAGE
31 select PARALLEL_MP_AP_WORK
32 select PLATFORM_USES_FSP2_0
33 select PROVIDES_ROM_SHARING
34 select RESET_VECTOR_IN_RAM
35 select RTC
Martin Roth5c354b92019-04-22 14:55:16 -060036 select SOC_AMD_COMMON
Fred Reitberger6f0b5b32022-02-08 11:55:48 -050037 select SOC_AMD_COMMON_BLOCK_ACP_GEN1
Felix Held33c548b2021-01-27 20:34:24 +010038 select SOC_AMD_COMMON_BLOCK_ACPI
39 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Held18b51e92021-05-08 01:30:30 +020040 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Eric Lai65b0afe2021-04-09 11:50:48 +080041 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Gleneskf934fae2021-07-20 02:19:58 -070042 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held33c548b2021-01-27 20:34:24 +010043 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held21c46c02021-03-05 00:13:16 +010044 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held33c548b2021-01-27 20:34:24 +010045 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Helddba3fe72021-02-13 01:05:56 +010046 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held33c548b2021-01-27 20:34:24 +010047 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Furquan Shaikh702cf302020-05-09 18:30:51 -070048 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Martin Roth5c354b92019-04-22 14:55:16 -060049 select SOC_AMD_COMMON_BLOCK_HDA
Karthikeyan Ramasubramanian0dbea482021-03-08 23:23:50 -070050 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held556d1cc2022-02-02 22:11:52 +010051 select SOC_AMD_COMMON_BLOCK_I2C_PAD_CTRL
Felix Held33c548b2021-01-27 20:34:24 +010052 select SOC_AMD_COMMON_BLOCK_IOMMU
53 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020054 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Held33c548b2021-01-27 20:34:24 +010055 select SOC_AMD_COMMON_BLOCK_NONCAR
56 select SOC_AMD_COMMON_BLOCK_PCI
Raul E Rangel48314112021-05-10 14:55:11 -060057 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Felix Held0d2c0012021-04-12 23:44:14 +020058 select SOC_AMD_COMMON_BLOCK_PM
59 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held33c548b2021-01-27 20:34:24 +010060 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth5c354b92019-04-22 14:55:16 -060061 select SOC_AMD_COMMON_BLOCK_SATA
Aaron Durbin3d2e18a2020-01-28 11:20:05 -070062 select SOC_AMD_COMMON_BLOCK_SMBUS
Felix Held161d8092020-12-01 18:17:42 +010063 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010064 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held60a46432020-11-12 00:14:16 +010065 select SOC_AMD_COMMON_BLOCK_SMU
Felix Held33c548b2021-01-27 20:34:24 +010066 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held2f5c7592020-12-04 17:31:10 +010067 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held6f8f9c92020-12-09 21:36:56 +010068 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel394c6b02021-02-12 14:37:43 -070069 select SOC_AMD_COMMON_BLOCK_UCODE
Nikolai Vyssotskia289cdd2021-04-28 18:09:29 -050070 select SOC_AMD_COMMON_FSP_DMI_TABLES
Martin Roth5c354b92019-04-22 14:55:16 -060071 select SSE2
Marshall Dawson00a22082020-01-20 23:05:31 -070072 select UDK_2017_BINDING
Subrata Banik34f26b22022-02-10 12:38:02 +053073 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
74 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
75 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
76 select X86_AMD_FIXED_MTRRS
77 select X86_INIT_NEED_1_SIPI
Raul E Rangel394c6b02021-02-12 14:37:43 -070078
Angel Pons6f5a6582021-06-22 15:18:07 +020079config ARCH_ALL_STAGES_X86
80 default n
81
Raul E Rangel394c6b02021-02-12 14:37:43 -070082config SOC_AMD_COMMON_BLOCK_UCODE_SIZE
83 default 3200
Martin Roth5c354b92019-04-22 14:55:16 -060084
Felix Heldc4eb45f2021-02-13 02:36:02 +010085config CHIPSET_DEVICETREE
86 string
87 default "soc/amd/picasso/chipset.cb"
88
Felix Held3cc3d812020-06-17 16:16:08 +020089config FSP_M_FILE
90 string "FSP-M (memory init) binary path and filename"
91 depends on ADD_FSP_BINARIES
92 default "3rdparty/amd_blobs/picasso/PICASSO_M.fd"
93 help
94 The path and filename of the FSP-M binary for this platform.
95
96config FSP_S_FILE
97 string "FSP-S (silicon init) binary path and filename"
98 depends on ADD_FSP_BINARIES
99 default "3rdparty/amd_blobs/picasso/PICASSO_S.fd"
100 help
101 The path and filename of the FSP-S binary for this platform.
102
Furquan Shaikhbc456502020-06-10 16:37:23 -0700103config EARLY_RESERVED_DRAM_BASE
104 hex
105 default 0x2000000
106 help
107 This variable defines the base address of the DRAM which is reserved
108 for usage by coreboot in early stages (i.e. before ramstage is up).
109 This memory gets reserved in BIOS tables to ensure that the OS does
110 not use it, thus preventing corruption of OS memory in case of S3
111 resume.
112
113config EARLYRAM_BSP_STACK_SIZE
114 hex
115 default 0x1000
116
117config PSP_APOB_DRAM_ADDRESS
118 hex
119 default 0x2001000
120 help
121 Location in DRAM where the PSP will copy the AGESA PSP Output
122 Block.
123
124config PSP_SHAREDMEM_BASE
125 hex
126 default 0x2011000 if VBOOT
127 default 0x0
128 help
129 This variable defines the base address in DRAM memory where PSP copies
Kangheui Won6b36c832021-04-21 14:48:14 +1000130 the vboot workbuf. This is used in the linker script to have a static
Furquan Shaikhbc456502020-06-10 16:37:23 -0700131 allocation for the buffer as well as for adding relevant entries in
Kangheui Won6b36c832021-04-21 14:48:14 +1000132 the BIOS directory table for the PSP.
Furquan Shaikhbc456502020-06-10 16:37:23 -0700133
134config PSP_SHAREDMEM_SIZE
135 hex
136 default 0x8000 if VBOOT
137 default 0x0
138 help
139 Sets the maximum size for the PSP to pass the vboot workbuf and
140 any logs or timestamps back to coreboot. This will be copied
141 into main memory by the PSP and will be available when the x86 is
142 started. The workbuf's base depends on the address of the reset
143 vector.
144
Raul E Rangel86302a82022-01-18 15:29:54 -0700145config PRE_X86_CBMEM_CONSOLE_SIZE
146 hex
147 default 0x1600
148 help
149 Size of the CBMEM console used in PSP verstage.
150
Martin Roth5c354b92019-04-22 14:55:16 -0600151config PRERAM_CBMEM_CONSOLE_SIZE
152 hex
153 default 0x1600
154 help
155 Increase this value if preram cbmem console is getting truncated
156
Kangheui Won4020aa72021-05-20 09:56:39 +1000157config CBFS_MCACHE_SIZE
158 hex
159 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
160
Furquan Shaikhbc456502020-06-10 16:37:23 -0700161config C_ENV_BOOTBLOCK_SIZE
162 hex
163 default 0x10000
164 help
165 Sets the size of the bootblock stage that should be loaded in DRAM.
166 This variable controls the DRAM allocation size in linker script
167 for bootblock stage.
168
Furquan Shaikhbc456502020-06-10 16:37:23 -0700169config ROMSTAGE_ADDR
170 hex
171 default 0x2040000
172 help
173 Sets the address in DRAM where romstage should be loaded.
174
175config ROMSTAGE_SIZE
176 hex
177 default 0x80000
178 help
179 Sets the size of DRAM allocation for romstage in linker script.
180
181config FSP_M_ADDR
182 hex
183 default 0x20C0000
184 help
185 Sets the address in DRAM where FSP-M should be loaded. cbfstool
186 performs relocation of FSP-M to this address.
187
188config FSP_M_SIZE
189 hex
Felix Held779eeb22021-09-16 18:11:04 +0200190 default 0xC0000
Furquan Shaikhbc456502020-06-10 16:37:23 -0700191 help
192 Sets the size of DRAM allocation for FSP-M in linker script.
193
194config VERSTAGE_ADDR
195 hex
196 depends on VBOOT_SEPARATE_VERSTAGE
Felix Held779eeb22021-09-16 18:11:04 +0200197 default 0x2180000
Furquan Shaikhbc456502020-06-10 16:37:23 -0700198 help
199 Sets the address in DRAM where verstage should be loaded if running
200 as a separate stage on x86.
201
202config VERSTAGE_SIZE
203 hex
204 depends on VBOOT_SEPARATE_VERSTAGE
205 default 0x80000
206 help
207 Sets the size of DRAM allocation for verstage in linker script if
208 running as a separate stage on x86.
209
210config RAMBASE
211 hex
212 default 0x10000000
213
Shelley Chen4e9bb332021-10-20 15:43:45 -0700214config ECAM_MMCONF_BASE_ADDRESS
Martin Roth5c354b92019-04-22 14:55:16 -0600215 default 0xF8000000
216
Shelley Chen4e9bb332021-10-20 15:43:45 -0700217config ECAM_MMCONF_BUS_NUMBER
Martin Roth5c354b92019-04-22 14:55:16 -0600218 default 64
219
Raul E Rangel5f52c0e2020-05-13 13:22:48 -0600220config VERSTAGE_ADDR
221 hex
222 default 0x4000000
223
Felix Held1032d222020-11-04 16:19:35 +0100224config MAX_CPUS
225 int
226 default 8
Felix Heldb77387f2021-04-23 22:16:04 +0200227 help
228 Maximum number of threads the platform can have.
Felix Held1032d222020-11-04 16:19:35 +0100229
Martin Roth5c354b92019-04-22 14:55:16 -0600230config VGA_BIOS_ID
231 string
Martin Roth86ba0d72020-02-05 16:46:30 -0700232 default "1002,15d8,c1"
Martin Roth5c354b92019-04-22 14:55:16 -0600233 help
234 The default VGA BIOS PCI vendor/device ID should be set to the
Martin Roth86ba0d72020-02-05 16:46:30 -0700235 result of the map_oprom_vendev_rev() function in northbridge.c.
Martin Roth5c354b92019-04-22 14:55:16 -0600236
237config VGA_BIOS_FILE
238 string
Raul E Rangelf39dab12020-05-13 16:46:57 -0600239 default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin"
Martin Roth5c354b92019-04-22 14:55:16 -0600240
Martin Roth86ba0d72020-02-05 16:46:30 -0700241config VGA_BIOS_SECOND
242 def_bool y
243
244config VGA_BIOS_SECOND_ID
245 string
246 default "1002,15dd,c4"
247 help
248 Because Dali and Picasso need different video BIOSes, but have the
249 same vendor/device IDs, we need an alternate method to determine the
250 correct video BIOS. In map_oprom_vendev_rev(), we look at the cpuid
251 and decide which rom to load.
252
253 Even though the hardware has the same vendor/device IDs, the vBIOS
254 contains a *different* device ID, confusing the situation even more.
255
256config VGA_BIOS_SECOND_FILE
257 string
258 default "3rdparty/amd_blobs/picasso/Raven2GenericVbios.bin"
259
260config CHECK_REV_IN_OPROM_NAME
261 bool
262 default y
263 help
264 Select this in the platform BIOS or chipset if the option rom has a
265 revision that needs to be checked when searching CBFS.
266
Martin Roth5c354b92019-04-22 14:55:16 -0600267config S3_VGA_ROM_RUN
268 bool
269 default n
270
271config HEAP_SIZE
272 hex
273 default 0xc0000
274
Martin Roth5c354b92019-04-22 14:55:16 -0600275config SERIRQ_CONTINUOUS_MODE
276 bool
277 default n
278 help
279 Set this option to y for serial IRQ in continuous mode.
280 Otherwise it is in quiet mode.
281
Felix Helde7382992021-01-12 23:05:56 +0100282config CONSOLE_UART_BASE_ADDRESS
283 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
284 hex
285 default 0xfedc9000 if UART_FOR_CONSOLE = 0
286 default 0xfedca000 if UART_FOR_CONSOLE = 1
Felix Heldd614e852021-06-15 21:06:38 +0200287 default 0xfedce000 if UART_FOR_CONSOLE = 2
Felix Helde7382992021-01-12 23:05:56 +0100288 default 0xfedcf000 if UART_FOR_CONSOLE = 3
289
Martin Roth5c354b92019-04-22 14:55:16 -0600290config SMM_TSEG_SIZE
291 hex
Felix Helde22eef72021-02-10 22:22:07 +0100292 default 0x800000 if HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -0600293 default 0x0
294
295config SMM_RESERVED_SIZE
296 hex
Marshall Dawson3e2fabf2020-06-12 10:28:04 -0600297 default 0x180000
Martin Roth5c354b92019-04-22 14:55:16 -0600298
299config SMM_MODULE_STACK_SIZE
300 hex
301 default 0x800
302
303config ACPI_CPU_STRING
304 string
Jason Gleneskf2a59a42020-08-10 00:58:37 -0700305 default "\\_SB.C%03d"
Martin Roth5c354b92019-04-22 14:55:16 -0600306
307config ACPI_BERT
308 bool "Build ACPI BERT Table"
309 default y
310 depends on HAVE_ACPI_TABLES
311 help
312 Report Machine Check errors identified in POST to the OS in an
Marshall Dawson03743b72020-06-18 10:23:48 -0600313 ACPI Boot Error Record Table.
Martin Roth5c354b92019-04-22 14:55:16 -0600314
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700315config ACPI_BERT_SIZE
316 hex
Marshall Dawson03743b72020-06-18 10:23:48 -0600317 default 0x4000 if ACPI_BERT
318 default 0x0
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700319 help
320 Specify the amount of DRAM reserved for gathering the data used to
321 generate the ACPI table.
322
Jason Gleneskbc521432020-09-14 05:22:47 -0700323config ACPI_SSDT_PSD_INDEPENDENT
324 bool "Allow core p-state independent transitions"
325 default y
326 help
327 AMD recommends the ACPI _PSD object to be configured to cause
328 cores to transition between p-states independently. A vendor may
329 choose to generate _PSD object to allow cores to transition together.
330
Furquan Shaikh40a38882020-05-01 10:43:48 -0700331config CHROMEOS
Rob Barnes5ac928d2020-07-07 16:16:12 -0600332 select ALWAYS_LOAD_OPROM
333 select ALWAYS_RUN_OPROM
Furquan Shaikh40a38882020-05-01 10:43:48 -0700334
Marshall Dawson62611412019-06-19 11:46:06 -0600335config RO_REGION_ONLY
336 string
337 depends on CHROMEOS
338 default "apu/amdfw"
Martin Roth5c354b92019-04-22 14:55:16 -0600339
Marshall Dawson62611412019-06-19 11:46:06 -0600340config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
341 int
Martin Roth4017de02019-12-16 23:21:05 -0700342 default 150
Marshall Dawson62611412019-06-19 11:46:06 -0600343
Aaron Durbin1d0b99b2020-04-11 11:58:57 -0600344config DISABLE_SPI_FLASH_ROM_SHARING
345 def_bool n
346 help
347 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
348 which indicates a board level ROM transaction request. This
349 removes arbitration with board and assumes the chipset controls
350 the SPI flash bus entirely.
351
Felix Held27b295b2021-03-25 01:20:41 +0100352config DISABLE_KEYBOARD_RESET_PIN
353 bool
354 help
355 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
356 signal. When this pin is used as GPIO and the keyboard reset
357 functionality isn't disabled, configuring it as an output and driving
358 it as 0 will cause a reset.
359
Marshall Dawson00a22082020-01-20 23:05:31 -0700360config FSP_TEMP_RAM_SIZE
361 hex
Marshall Dawson00a22082020-01-20 23:05:31 -0700362 default 0x40000
363 help
364 The amount of coreboot-allocated heap and stack usage by the FSP.
365
Marshall Dawson62611412019-06-19 11:46:06 -0600366menu "PSP Configuration Options"
Martin Roth5c354b92019-04-22 14:55:16 -0600367
Martin Roth5c354b92019-04-22 14:55:16 -0600368config AMD_FWM_POSITION_INDEX
369 int "Firmware Directory Table location (0 to 5)"
370 range 0 5
371 default 0 if BOARD_ROMSIZE_KB_512
372 default 1 if BOARD_ROMSIZE_KB_1024
373 default 2 if BOARD_ROMSIZE_KB_2048
374 default 3 if BOARD_ROMSIZE_KB_4096
375 default 4 if BOARD_ROMSIZE_KB_8192
376 default 5 if BOARD_ROMSIZE_KB_16384
377 help
378 Typically this is calculated by the ROM size, but there may
379 be situations where you want to put the firmware directory
380 table in a different location.
381 0: 512 KB - 0xFFFA0000
382 1: 1 MB - 0xFFF20000
383 2: 2 MB - 0xFFE20000
384 3: 4 MB - 0xFFC20000
385 4: 8 MB - 0xFF820000
386 5: 16 MB - 0xFF020000
387
388comment "AMD Firmware Directory Table set to location for 512KB ROM"
389 depends on AMD_FWM_POSITION_INDEX = 0
390comment "AMD Firmware Directory Table set to location for 1MB ROM"
391 depends on AMD_FWM_POSITION_INDEX = 1
392comment "AMD Firmware Directory Table set to location for 2MB ROM"
393 depends on AMD_FWM_POSITION_INDEX = 2
394comment "AMD Firmware Directory Table set to location for 4MB ROM"
395 depends on AMD_FWM_POSITION_INDEX = 3
396comment "AMD Firmware Directory Table set to location for 8MB ROM"
397 depends on AMD_FWM_POSITION_INDEX = 4
398comment "AMD Firmware Directory Table set to location for 16MB ROM"
399 depends on AMD_FWM_POSITION_INDEX = 5
400
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800401config AMDFW_CONFIG_FILE
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700402 string
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800403 default "src/soc/amd/picasso/fw.cfg"
Martin Roth5c354b92019-04-22 14:55:16 -0600404
Marshall Dawson62611412019-06-19 11:46:06 -0600405config PSP_LOAD_MP2_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700406 bool
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700407 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600408 help
409 Include the MP2 firmwares and configuration into the PSP build.
410
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700411 If unsure, answer 'n'
Marshall Dawson62611412019-06-19 11:46:06 -0600412
413config PSP_LOAD_S0I3_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700414 bool
Furquan Shaikh30bc5b32020-04-23 18:02:53 -0700415 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600416 help
417 Select this item to include the S0i3 file into the PSP build.
418
419config HAVE_PSP_WHITELIST_FILE
420 bool "Include a debug whitelist file in PSP build"
421 default n
422 help
423 Support secured unlock prior to reset using a whitelisted
424 number? This feature requires a signed whitelist image and
425 bootloader from AMD.
426
427 If unsure, answer 'n'
428
429config PSP_WHITELIST_FILE
Martin Roth49b09a02020-02-20 13:54:06 -0700430 string "Debug whitelist file path"
Marshall Dawson62611412019-06-19 11:46:06 -0600431 depends on HAVE_PSP_WHITELIST_FILE
Raul E Rangelf39dab12020-05-13 16:46:57 -0600432 default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin"
Marshall Dawson62611412019-06-19 11:46:06 -0600433
Furquan Shaikh577db022020-04-24 15:52:04 -0700434config PSP_UNLOCK_SECURE_DEBUG
435 bool "Unlock secure debug"
436 default n
437 help
438 Select this item to enable secure debug options in PSP.
439
Martin Rothde498332020-09-01 11:00:28 -0600440config PSP_VERSTAGE_FILE
441 string "Specify the PSP_verstage file path"
442 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600443 default "\$(obj)/psp_verstage.bin"
Martin Rothde498332020-09-01 11:00:28 -0600444 help
445 Add psp_verstage file to the build & PSP Directory Table
446
Martin Rothfe87d762020-09-01 11:04:21 -0600447config PSP_VERSTAGE_SIGNING_TOKEN
448 string "Specify the PSP_verstage Signature Token file path"
449 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
450 default ""
451 help
452 Add psp_verstage signature token to the build & PSP Directory Table
453
Martin Rothfdad5ad2021-04-16 11:36:01 -0600454config PSP_SOFTFUSE_BITS
455 string "PSP Soft Fuse bits to enable"
456 default "28"
457 help
458 Space separated list of Soft Fuse bits to enable.
459 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
460 Bit 15: PSP post code destination: 0=LPC 1=eSPI
461 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
462
463 See #55758 (NDA) for additional bit definitions.
464
Marshall Dawson62611412019-06-19 11:46:06 -0600465endmenu
Martin Roth5c354b92019-04-22 14:55:16 -0600466
Martin Rothc7acf162020-05-28 00:44:50 -0600467config VBOOT
468 select VBOOT_VBNV_CMOS
Martin Rothe7e6c4e2020-07-15 11:54:14 -0600469 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Martin Rothc7acf162020-05-28 00:44:50 -0600470
471config VBOOT_STARTS_BEFORE_BOOTBLOCK
472 def_bool n
473 depends on VBOOT
474 select ARCH_VERSTAGE_ARMV7
475 help
476 Runs verstage on the PSP. Only available on
477 certain Chrome OS branded parts from AMD.
478
Martin Roth5632c6b2020-10-28 11:52:30 -0600479config VBOOT_HASH_BLOCK_SIZE
480 hex
481 default 0x9000
482 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
483 help
484 Because the bulk of the time in psp_verstage to hash the RO cbfs is
485 spent in the overhead of doing svc calls, increasing the hash block
486 size significantly cuts the verstage hashing time as seen below.
487
488 4k takes 180ms
489 16k takes 44ms
490 32k takes 33.7ms
491 36k takes 32.5ms
492 There's actually still room for an even bigger stack, but we've
493 reached a point of diminishing returns.
494
Martin Roth50cca762020-08-13 11:06:18 -0600495config CMOS_RECOVERY_BYTE
496 hex
497 default 0x51
498 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
499 help
500 If the workbuf is not passed from the PSP to coreboot, set the
501 recovery flag and reboot. The PSP will read this byte, mark the
502 recovery request in VBNV, and reset the system into recovery mode.
503
504 This is the byte before the default first byte used by VBNV
505 (0x26 + 0x0E - 1)
506
Martin Roth9aa8d112020-06-04 21:31:41 -0600507if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
508
509config RWA_REGION_ONLY
510 string
511 default "apu/amdfw_a"
512 help
513 Add a space-delimited list of filenames that should only be in the
514 RW-A section.
515
516config RWB_REGION_ONLY
517 string
518 default "apu/amdfw_b"
519 help
520 Add a space-delimited list of filenames that should only be in the
521 RW-B section.
522
Martin Roth9aa8d112020-06-04 21:31:41 -0600523endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
524
Martin Roth1f337622019-04-22 16:08:31 -0600525endif # SOC_AMD_PICASSO