blob: 3d699667fe19b236354af817cf38a7c0c15a8ade [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
2# This file is part of the coreboot project.
Martin Roth5c354b92019-04-22 14:55:16 -06003
Martin Roth1f337622019-04-22 16:08:31 -06004config SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06005 bool
6 help
Martin Roth1f337622019-04-22 16:08:31 -06007 AMD Picasso support
Martin Roth5c354b92019-04-22 14:55:16 -06008
Martin Roth1f337622019-04-22 16:08:31 -06009if SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -060010
11config CPU_SPECIFIC_OPTIONS
12 def_bool y
13 select ARCH_BOOTBLOCK_X86_32
14 select ARCH_VERSTAGE_X86_32
15 select ARCH_ROMSTAGE_X86_32
16 select ARCH_RAMSTAGE_X86_32
Felix Held46673222020-04-04 02:37:04 +020017 select RESET_VECTOR_IN_RAM
Martin Roth5c354b92019-04-22 14:55:16 -060018 select X86_AMD_FIXED_MTRRS
Marshall Dawson34c30562019-07-16 15:18:00 -060019 select X86_AMD_INIT_SIPI
Martin Roth5c354b92019-04-22 14:55:16 -060020 select ACPI_AMD_HARDWARE_SLEEP_VALUES
Martin Roth5c354b92019-04-22 14:55:16 -060021 select DRIVERS_I2C_DESIGNWARE
22 select GENERIC_GPIO_LIB
Martin Roth5c354b92019-04-22 14:55:16 -060023 select IOAPIC
Furquan Shaikh0eabe132020-04-28 21:57:07 -070024 select HAVE_EM100_SUPPORT
Martin Roth5c354b92019-04-22 14:55:16 -060025 select HAVE_USBDEBUG_OPTIONS
Marshall Dawson80d0b012019-06-19 12:29:23 -060026 select TSC_MONOTONIC_TIMER
Richard Spiegel65562cd652019-08-21 10:27:05 -070027 select SOC_AMD_COMMON_BLOCK_SPI
Martin Roth5c354b92019-04-22 14:55:16 -060028 select TSC_SYNC_LFENCE
Marshall Dawson80d0b012019-06-19 12:29:23 -060029 select UDELAY_TSC
Martin Roth5c354b92019-04-22 14:55:16 -060030 select SOC_AMD_COMMON
31 select SOC_AMD_COMMON_BLOCK
32 select SOC_AMD_COMMON_BLOCK_IOMMU
33 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
34 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
35 select SOC_AMD_COMMON_BLOCK_ACPI
Furquan Shaikh9e1a49c2020-04-23 14:01:12 -070036 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Martin Roth5c354b92019-04-22 14:55:16 -060037 select SOC_AMD_COMMON_BLOCK_LPC
38 select SOC_AMD_COMMON_BLOCK_PCI
39 select SOC_AMD_COMMON_BLOCK_HDA
40 select SOC_AMD_COMMON_BLOCK_SATA
Aaron Durbin3d2e18a2020-01-28 11:20:05 -070041 select SOC_AMD_COMMON_BLOCK_SMBUS
Marshall Dawson5a73fc32020-01-24 09:42:57 -070042 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth5c354b92019-04-22 14:55:16 -060043 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
44 select BOOT_DEVICE_SPI_FLASH_RW_NOMMAP_EARLY if BOOT_DEVICE_SPI_FLASH
Martin Roth5c354b92019-04-22 14:55:16 -060045 select PARALLEL_MP
46 select PARALLEL_MP_AP_WORK
47 select HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -060048 select SSE2
49 select RTC
Marshall Dawson00a22082020-01-20 23:05:31 -070050 select PLATFORM_USES_FSP2_0
51 select FSP_USES_CB_STACK
52 select UDK_2017_BINDING
53 select HAVE_CF9_RESET
Martin Roth5c354b92019-04-22 14:55:16 -060054
Felix Held8cb5c302020-03-27 20:04:32 +010055config AMD_FP5
56 def_bool y if !AMD_FT5
57 help
58 The FP5 package supports higher-wattage parts and dual channel DDR4 memory.
59
60config AMD_FT5
61 def_bool n
62 help
63 The FT5 package supports low-power parts and single-channel DDR4 memory.
64
Martin Roth5c354b92019-04-22 14:55:16 -060065config PRERAM_CBMEM_CONSOLE_SIZE
66 hex
67 default 0x1600
68 help
69 Increase this value if preram cbmem console is getting truncated
70
71config CPU_ADDR_BITS
72 int
73 default 48
74
Martin Roth5c354b92019-04-22 14:55:16 -060075config MMCONF_BASE_ADDRESS
76 hex
77 default 0xF8000000
78
79config MMCONF_BUS_NUMBER
80 int
81 default 64
82
83config VGA_BIOS_ID
84 string
Marshall Dawson0d441da2019-07-09 18:19:05 -050085 default "1002,15d8"
Martin Roth5c354b92019-04-22 14:55:16 -060086 help
87 The default VGA BIOS PCI vendor/device ID should be set to the
88 result of the map_oprom_vendev() function in northbridge.c.
89
90config VGA_BIOS_FILE
91 string
Marshall Dawson0d441da2019-07-09 18:19:05 -050092 default "3rdparty/blobs/soc/amd/picasso/PicassoGenericVbios.bin"
Martin Roth5c354b92019-04-22 14:55:16 -060093
94config S3_VGA_ROM_RUN
95 bool
96 default n
97
98config HEAP_SIZE
99 hex
100 default 0xc0000
101
102config EHCI_BAR
103 hex
104 default 0xfef00000
105
Martin Roth5c354b92019-04-22 14:55:16 -0600106config SERIRQ_CONTINUOUS_MODE
107 bool
108 default n
109 help
110 Set this option to y for serial IRQ in continuous mode.
111 Otherwise it is in quiet mode.
112
Marshall Dawsonbc4c9032019-06-11 12:18:20 -0600113config PICASSO_ACPI_IO_BASE
Martin Roth5c354b92019-04-22 14:55:16 -0600114 hex
115 default 0x400
116 help
117 Base address for the ACPI registers.
Martin Roth5c354b92019-04-22 14:55:16 -0600118
Marshall Dawsonbc4c9032019-06-11 12:18:20 -0600119config PICASSO_UART
120 bool "UART controller on Picasso"
Martin Roth5c354b92019-04-22 14:55:16 -0600121 default n
122 select DRIVERS_UART_8250MEM
123 select DRIVERS_UART_8250MEM_32
124 select NO_UART_ON_SUPERIO
125 select UART_OVERRIDE_REFCLK
126 help
Marshall Dawsonc0b8d0d2019-06-20 10:29:29 -0600127 There are four memory-mapped UARTs controllers in Picasso at:
128 0: 0xfedc9000
129 1: 0xfedca000
130 2: 0xfedc3000
131 3: 0xfedcf000
132
133choice PICASSO_UART_CLOCK_SOURCE
134 prompt "UART Frequency"
135 depends on PICASSO_UART
136 default PICASSO_UART_48MZ
137
138config PICASSO_UART_48MZ
139 bool "48 MHz clock"
140 help
141 Select this option for the most compatibility.
142
143config PICASSO_UART_1_8MZ
144 bool "1.8432 MHz clock"
145 help
146 Select this option if an old payload or Linux ttyS0 arguments
147 require it.
148
149endchoice
150
151config PICASSO_UART_LEGACY
152 bool "Decode legacy I/O range"
153 depends on PICASSO_UART
154 help
155 Assign I/O 3F8, 2F8, etc. to a Picasso UART. Only a single UART may
156 decode legacy addresses and this option enables the one used for the
157 console. A UART accessed with I/O does not allow all the features
158 of MMIO. The MMIO decode is still present when this option is used.
Martin Roth5c354b92019-04-22 14:55:16 -0600159
160config CONSOLE_UART_BASE_ADDRESS
Marshall Dawsonc0b8d0d2019-06-20 10:29:29 -0600161 depends on CONSOLE_SERIAL && PICASSO_UART
Martin Roth5c354b92019-04-22 14:55:16 -0600162 hex
Marshall Dawsonc0b8d0d2019-06-20 10:29:29 -0600163 default 0xfedc9000 if UART_FOR_CONSOLE = 0
164 default 0xfedca000 if UART_FOR_CONSOLE = 1
165 default 0xfedc3000 if UART_FOR_CONSOLE = 2
166 default 0xfedcf000 if UART_FOR_CONSOLE = 3
Martin Roth5c354b92019-04-22 14:55:16 -0600167
168config SMM_TSEG_SIZE
169 hex
170 default 0x800000 if SMM_TSEG && HAVE_SMI_HANDLER
171 default 0x0
172
173config SMM_RESERVED_SIZE
174 hex
175 default 0x150000
176
177config SMM_MODULE_STACK_SIZE
178 hex
179 default 0x800
180
181config ACPI_CPU_STRING
182 string
183 default "\\_PR.P%03d"
184
185config ACPI_BERT
186 bool "Build ACPI BERT Table"
187 default y
188 depends on HAVE_ACPI_TABLES
189 help
190 Report Machine Check errors identified in POST to the OS in an
191 ACPI Boot Error Record Table. This option reserves an 8MB region
192 for building the error structures.
193
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700194config ACPI_BERT_SIZE
195 hex
196 default 0x4000
197 help
198 Specify the amount of DRAM reserved for gathering the data used to
199 generate the ACPI table.
200
Furquan Shaikh40a38882020-05-01 10:43:48 -0700201config CHROMEOS
202 select CHROMEOS_RAMOOPS_DYNAMIC
203
Marshall Dawson62611412019-06-19 11:46:06 -0600204config RO_REGION_ONLY
205 string
206 depends on CHROMEOS
207 default "apu/amdfw"
Martin Roth5c354b92019-04-22 14:55:16 -0600208
Marshall Dawson62611412019-06-19 11:46:06 -0600209config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
210 int
Martin Roth4017de02019-12-16 23:21:05 -0700211 default 150
Marshall Dawson62611412019-06-19 11:46:06 -0600212
Marshall Dawson39a4ac12019-06-20 16:28:33 -0600213config PICASSO_LPC_IOMUX
214 bool
215 help
216 Picasso's LPC bus signals are MUXed with some of the EMMC signals.
217 Select this option if LPC signals are required.
218
Marshall Dawson62611412019-06-19 11:46:06 -0600219config MAINBOARD_POWER_RESTORE
220 def_bool n
221 help
222 This option determines what state to go to once power is restored
223 after having been lost in S0. Select this option to automatically
224 return to S0. Otherwise the system will remain in S5 once power
225 is restored.
226
Felix Held46673222020-04-04 02:37:04 +0200227config X86_RESET_VECTOR
228 hex
229 default 0x807fff0
230
231config EARLYRAM_BSP_STACK_SIZE
232 hex
233 default 0x800
234
Marshall Dawson00a22082020-01-20 23:05:31 -0700235config FSP_TEMP_RAM_SIZE
236 hex
237 depends on FSP_USES_CB_STACK
238 default 0x40000
239 help
240 The amount of coreboot-allocated heap and stack usage by the FSP.
241
Marshall Dawson62611412019-06-19 11:46:06 -0600242menu "PSP Configuration Options"
Martin Roth5c354b92019-04-22 14:55:16 -0600243
Martin Roth5c354b92019-04-22 14:55:16 -0600244config AMDFW_OUTSIDE_CBFS
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700245 bool
Martin Roth5c354b92019-04-22 14:55:16 -0600246 default n
247 help
248 The AMDFW (PSP) is typically locatable in cbfs. Select this
249 option to manually attach the generated amdfw.rom outside of
250 cbfs. The location is selected by the FWM position.
251
252config AMD_FWM_POSITION_INDEX
253 int "Firmware Directory Table location (0 to 5)"
254 range 0 5
255 default 0 if BOARD_ROMSIZE_KB_512
256 default 1 if BOARD_ROMSIZE_KB_1024
257 default 2 if BOARD_ROMSIZE_KB_2048
258 default 3 if BOARD_ROMSIZE_KB_4096
259 default 4 if BOARD_ROMSIZE_KB_8192
260 default 5 if BOARD_ROMSIZE_KB_16384
261 help
262 Typically this is calculated by the ROM size, but there may
263 be situations where you want to put the firmware directory
264 table in a different location.
265 0: 512 KB - 0xFFFA0000
266 1: 1 MB - 0xFFF20000
267 2: 2 MB - 0xFFE20000
268 3: 4 MB - 0xFFC20000
269 4: 8 MB - 0xFF820000
270 5: 16 MB - 0xFF020000
271
272comment "AMD Firmware Directory Table set to location for 512KB ROM"
273 depends on AMD_FWM_POSITION_INDEX = 0
274comment "AMD Firmware Directory Table set to location for 1MB ROM"
275 depends on AMD_FWM_POSITION_INDEX = 1
276comment "AMD Firmware Directory Table set to location for 2MB ROM"
277 depends on AMD_FWM_POSITION_INDEX = 2
278comment "AMD Firmware Directory Table set to location for 4MB ROM"
279 depends on AMD_FWM_POSITION_INDEX = 3
280comment "AMD Firmware Directory Table set to location for 8MB ROM"
281 depends on AMD_FWM_POSITION_INDEX = 4
282comment "AMD Firmware Directory Table set to location for 16MB ROM"
283 depends on AMD_FWM_POSITION_INDEX = 5
284
Marshall Dawson62611412019-06-19 11:46:06 -0600285config AMD_PUBKEY_FILE
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700286 string
Marshall Dawson62611412019-06-19 11:46:06 -0600287 default "3rdparty/blobs/soc/amd/picasso/PSP/AmdPubKeyRV.bin"
Martin Roth5c354b92019-04-22 14:55:16 -0600288
Marshall Dawson62611412019-06-19 11:46:06 -0600289config PSP_APCB_FILE
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700290 string
Martin Roth5c354b92019-04-22 14:55:16 -0600291 help
Marshall Dawson4357a822019-09-25 11:07:56 -0600292 The name of the AGESA Parameter Customization Block. This image is
293 instance ID 0 in the PSP's BIOS Directory Table.
294
295config PSP_APCB1_FILE
296 string
297 help
298 If specified, this image is instance ID 1 in the PSP's BIOS
299 Directory Table.
300
301config PSP_APCB2_FILE
302 string
303 help
304 If specified, this image is instance ID 2 in the PSP's BIOS
305 Directory Table.
306
307config PSP_APCB3_FILE
308 string
309 help
310 If specified, this image is instance ID 3 in the PSP's BIOS
311 Directory Table.
312
313config PSP_APCB4_FILE
314 string
315 help
316 If specified, this image is instance ID 4 in the PSP's BIOS
317 Directory Table.
Marshall Dawson62611412019-06-19 11:46:06 -0600318
319config PSP_APOB_DESTINATION
320 hex
321 default 0x9f00000
322 help
323 Location in DRAM where the PSP will copy the AGESA PSP Output
324 Block.
325
326config PSP_APOB_NV_ADDRESS
327 hex "Base address of APOB NV"
Marshall Dawson62611412019-06-19 11:46:06 -0600328 help
329 Location in flash where the PSP can find the S3 restore information.
330 Place this on a boundary that the flash device can erase.
Marshall Dawson62611412019-06-19 11:46:06 -0600331
332config PSP_APOB_NV_SIZE
333 hex "Size of APOB NV to be reserved"
Marshall Dawson62611412019-06-19 11:46:06 -0600334 help
335 Size of the S3 restore information. Make this a multiple of the
336 size the flash device can erase.
Marshall Dawson62611412019-06-19 11:46:06 -0600337
338config USE_PSPSCUREOS
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700339 bool
Marshall Dawson62611412019-06-19 11:46:06 -0600340 default y
341 help
342 Include the PspSecureOs and PspTrustlet binaries in the PSP build.
343
344 If unsure, answer 'y'
345
346config PSP_LOAD_MP2_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700347 bool
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700348 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600349 help
350 Include the MP2 firmwares and configuration into the PSP build.
351
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700352 If unsure, answer 'n'
Marshall Dawson62611412019-06-19 11:46:06 -0600353
354config PSP_LOAD_S0I3_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700355 bool
Furquan Shaikh30bc5b32020-04-23 18:02:53 -0700356 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600357 help
358 Select this item to include the S0i3 file into the PSP build.
359
360config HAVE_PSP_WHITELIST_FILE
361 bool "Include a debug whitelist file in PSP build"
362 default n
363 help
364 Support secured unlock prior to reset using a whitelisted
365 number? This feature requires a signed whitelist image and
366 bootloader from AMD.
367
368 If unsure, answer 'n'
369
370config PSP_WHITELIST_FILE
371 string "Debug whitelist file name"
372 depends on HAVE_PSP_WHITELIST_FILE
373 default "3rdparty/blobs/soc/amd/picasso/PSP/wtl-rvn.sbin"
374
Furquan Shaikh577db022020-04-24 15:52:04 -0700375config PSP_UNLOCK_SECURE_DEBUG
376 bool "Unlock secure debug"
377 default n
378 help
379 Select this item to enable secure debug options in PSP.
380
Marshall Dawson62611412019-06-19 11:46:06 -0600381endmenu
Martin Roth5c354b92019-04-22 14:55:16 -0600382
Martin Roth1f337622019-04-22 16:08:31 -0600383endif # SOC_AMD_PICASSO