blob: f504d092972b1e871bc3c30af6fc22525a1e5f8e [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
Martin Roth5c354b92019-04-22 14:55:16 -06002
Martin Roth1f337622019-04-22 16:08:31 -06003config SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06004 bool
5 help
Martin Roth1f337622019-04-22 16:08:31 -06006 AMD Picasso support
Martin Roth5c354b92019-04-22 14:55:16 -06007
Martin Roth1f337622019-04-22 16:08:31 -06008if SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06009
10config CPU_SPECIFIC_OPTIONS
11 def_bool y
12 select ARCH_BOOTBLOCK_X86_32
Martin Rothc7acf162020-05-28 00:44:50 -060013 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth5c354b92019-04-22 14:55:16 -060014 select ARCH_ROMSTAGE_X86_32
15 select ARCH_RAMSTAGE_X86_32
Felix Held46673222020-04-04 02:37:04 +020016 select RESET_VECTOR_IN_RAM
Martin Roth5c354b92019-04-22 14:55:16 -060017 select X86_AMD_FIXED_MTRRS
Marshall Dawson34c30562019-07-16 15:18:00 -060018 select X86_AMD_INIT_SIPI
Martin Roth5c354b92019-04-22 14:55:16 -060019 select ACPI_AMD_HARDWARE_SLEEP_VALUES
Kyösti Mälkki3139c8d2020-06-28 16:33:33 +030020 select ACPI_SOC_NVS
Martin Roth5c354b92019-04-22 14:55:16 -060021 select DRIVERS_I2C_DESIGNWARE
Raul E Rangel0357ab72020-07-09 12:08:58 -060022 select DRIVERS_USB_PCI_XHCI
Martin Roth5c354b92019-04-22 14:55:16 -060023 select GENERIC_GPIO_LIB
Furquan Shaikh8e915092020-06-17 23:15:35 -070024 select IDT_IN_EVERY_STAGE
Martin Roth5c354b92019-04-22 14:55:16 -060025 select IOAPIC
Felix Helde697fd92021-01-18 15:10:43 +010026 select HAVE_ACPI_TABLES
Furquan Shaikh0eabe132020-04-28 21:57:07 -070027 select HAVE_EM100_SUPPORT
Martin Roth5c354b92019-04-22 14:55:16 -060028 select SOC_AMD_COMMON
Felix Held33c548b2021-01-27 20:34:24 +010029 select SOC_AMD_COMMON_BLOCK_ACPI
30 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
31 select SOC_AMD_COMMON_BLOCK_AOAC
32 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
33 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Furquan Shaikh702cf302020-05-09 18:30:51 -070034 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Bao64d0ad32020-12-21 13:56:22 +080035 select SOC_AMD_COMMON_BLOCK_HAS_ESPI_SUB_DECODE
Martin Roth5c354b92019-04-22 14:55:16 -060036 select SOC_AMD_COMMON_BLOCK_HDA
Felix Held33c548b2021-01-27 20:34:24 +010037 select SOC_AMD_COMMON_BLOCK_IOMMU
38 select SOC_AMD_COMMON_BLOCK_LPC
39 select SOC_AMD_COMMON_BLOCK_NONCAR
40 select SOC_AMD_COMMON_BLOCK_PCI
41 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth5c354b92019-04-22 14:55:16 -060042 select SOC_AMD_COMMON_BLOCK_SATA
Aaron Durbin3d2e18a2020-01-28 11:20:05 -070043 select SOC_AMD_COMMON_BLOCK_SMBUS
Felix Held161d8092020-12-01 18:17:42 +010044 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010045 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held60a46432020-11-12 00:14:16 +010046 select SOC_AMD_COMMON_BLOCK_SMU
Felix Held33c548b2021-01-27 20:34:24 +010047 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held2f5c7592020-12-04 17:31:10 +010048 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held6f8f9c92020-12-09 21:36:56 +010049 select SOC_AMD_COMMON_BLOCK_UART
Aaron Durbin1d0b99b2020-04-11 11:58:57 -060050 select PROVIDES_ROM_SHARING
Martin Roth5c354b92019-04-22 14:55:16 -060051 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Martin Roth5c354b92019-04-22 14:55:16 -060052 select PARALLEL_MP
53 select PARALLEL_MP_AP_WORK
54 select HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -060055 select SSE2
56 select RTC
Marshall Dawson00a22082020-01-20 23:05:31 -070057 select PLATFORM_USES_FSP2_0
Furquan Shaikhc3063c52020-05-28 11:58:20 -070058 select FSP_COMPRESS_FSP_M_LZMA
59 select FSP_COMPRESS_FSP_S_LZMA
Marshall Dawson00a22082020-01-20 23:05:31 -070060 select UDK_2017_BINDING
61 select HAVE_CF9_RESET
Zheng Bao6ba591b2020-06-09 09:47:06 +080062 select SUPPORT_CPU_UCODE_IN_CBFS
Martin Roth5c354b92019-04-22 14:55:16 -060063
Felix Held3cc3d812020-06-17 16:16:08 +020064config FSP_M_FILE
65 string "FSP-M (memory init) binary path and filename"
66 depends on ADD_FSP_BINARIES
67 default "3rdparty/amd_blobs/picasso/PICASSO_M.fd"
68 help
69 The path and filename of the FSP-M binary for this platform.
70
71config FSP_S_FILE
72 string "FSP-S (silicon init) binary path and filename"
73 depends on ADD_FSP_BINARIES
74 default "3rdparty/amd_blobs/picasso/PICASSO_S.fd"
75 help
76 The path and filename of the FSP-S binary for this platform.
77
Furquan Shaikhbc456502020-06-10 16:37:23 -070078config EARLY_RESERVED_DRAM_BASE
79 hex
80 default 0x2000000
81 help
82 This variable defines the base address of the DRAM which is reserved
83 for usage by coreboot in early stages (i.e. before ramstage is up).
84 This memory gets reserved in BIOS tables to ensure that the OS does
85 not use it, thus preventing corruption of OS memory in case of S3
86 resume.
87
88config EARLYRAM_BSP_STACK_SIZE
89 hex
90 default 0x1000
91
92config PSP_APOB_DRAM_ADDRESS
93 hex
94 default 0x2001000
95 help
96 Location in DRAM where the PSP will copy the AGESA PSP Output
97 Block.
98
99config PSP_SHAREDMEM_BASE
100 hex
101 default 0x2011000 if VBOOT
102 default 0x0
103 help
104 This variable defines the base address in DRAM memory where PSP copies
105 vboot workbuf to. This is used in linker script to have a static
106 allocation for the buffer as well as for adding relevant entries in
107 BIOS directory table for the PSP.
108
109config PSP_SHAREDMEM_SIZE
110 hex
111 default 0x8000 if VBOOT
112 default 0x0
113 help
114 Sets the maximum size for the PSP to pass the vboot workbuf and
115 any logs or timestamps back to coreboot. This will be copied
116 into main memory by the PSP and will be available when the x86 is
117 started. The workbuf's base depends on the address of the reset
118 vector.
119
Martin Roth5c354b92019-04-22 14:55:16 -0600120config PRERAM_CBMEM_CONSOLE_SIZE
121 hex
122 default 0x1600
123 help
124 Increase this value if preram cbmem console is getting truncated
125
Furquan Shaikhbc456502020-06-10 16:37:23 -0700126config C_ENV_BOOTBLOCK_SIZE
127 hex
128 default 0x10000
129 help
130 Sets the size of the bootblock stage that should be loaded in DRAM.
131 This variable controls the DRAM allocation size in linker script
132 for bootblock stage.
133
Furquan Shaikhbc456502020-06-10 16:37:23 -0700134config ROMSTAGE_ADDR
135 hex
136 default 0x2040000
137 help
138 Sets the address in DRAM where romstage should be loaded.
139
140config ROMSTAGE_SIZE
141 hex
142 default 0x80000
143 help
144 Sets the size of DRAM allocation for romstage in linker script.
145
146config FSP_M_ADDR
147 hex
148 default 0x20C0000
149 help
150 Sets the address in DRAM where FSP-M should be loaded. cbfstool
151 performs relocation of FSP-M to this address.
152
153config FSP_M_SIZE
154 hex
155 default 0x80000
156 help
157 Sets the size of DRAM allocation for FSP-M in linker script.
158
159config VERSTAGE_ADDR
160 hex
161 depends on VBOOT_SEPARATE_VERSTAGE
162 default 0x2140000
163 help
164 Sets the address in DRAM where verstage should be loaded if running
165 as a separate stage on x86.
166
167config VERSTAGE_SIZE
168 hex
169 depends on VBOOT_SEPARATE_VERSTAGE
170 default 0x80000
171 help
172 Sets the size of DRAM allocation for verstage in linker script if
173 running as a separate stage on x86.
174
175config RAMBASE
176 hex
177 default 0x10000000
178
Martin Roth5c354b92019-04-22 14:55:16 -0600179config CPU_ADDR_BITS
180 int
181 default 48
182
Martin Roth5c354b92019-04-22 14:55:16 -0600183config MMCONF_BASE_ADDRESS
Martin Roth5c354b92019-04-22 14:55:16 -0600184 default 0xF8000000
185
186config MMCONF_BUS_NUMBER
Martin Roth5c354b92019-04-22 14:55:16 -0600187 default 64
188
Raul E Rangel5f52c0e2020-05-13 13:22:48 -0600189config VERSTAGE_ADDR
190 hex
191 default 0x4000000
192
Felix Held1032d222020-11-04 16:19:35 +0100193config MAX_CPUS
194 int
195 default 8
196
Martin Roth5c354b92019-04-22 14:55:16 -0600197config VGA_BIOS_ID
198 string
Martin Roth86ba0d72020-02-05 16:46:30 -0700199 default "1002,15d8,c1"
Martin Roth5c354b92019-04-22 14:55:16 -0600200 help
201 The default VGA BIOS PCI vendor/device ID should be set to the
Martin Roth86ba0d72020-02-05 16:46:30 -0700202 result of the map_oprom_vendev_rev() function in northbridge.c.
Martin Roth5c354b92019-04-22 14:55:16 -0600203
204config VGA_BIOS_FILE
205 string
Raul E Rangelf39dab12020-05-13 16:46:57 -0600206 default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin"
Martin Roth5c354b92019-04-22 14:55:16 -0600207
Martin Roth86ba0d72020-02-05 16:46:30 -0700208config VGA_BIOS_SECOND
209 def_bool y
210
211config VGA_BIOS_SECOND_ID
212 string
213 default "1002,15dd,c4"
214 help
215 Because Dali and Picasso need different video BIOSes, but have the
216 same vendor/device IDs, we need an alternate method to determine the
217 correct video BIOS. In map_oprom_vendev_rev(), we look at the cpuid
218 and decide which rom to load.
219
220 Even though the hardware has the same vendor/device IDs, the vBIOS
221 contains a *different* device ID, confusing the situation even more.
222
223config VGA_BIOS_SECOND_FILE
224 string
225 default "3rdparty/amd_blobs/picasso/Raven2GenericVbios.bin"
226
227config CHECK_REV_IN_OPROM_NAME
228 bool
229 default y
230 help
231 Select this in the platform BIOS or chipset if the option rom has a
232 revision that needs to be checked when searching CBFS.
233
Martin Roth5c354b92019-04-22 14:55:16 -0600234config S3_VGA_ROM_RUN
235 bool
236 default n
237
238config HEAP_SIZE
239 hex
240 default 0xc0000
241
Marshall Dawson39c64b02020-09-04 12:07:27 -0600242config PICASSO_FCH_IOAPIC_ID
243 hex
244 default 0x8
245 help
246 The Picasso APU has two IOAPICs, one in the FCH and one in the
247 northbridge. Set this value for the intended ID to assign to the
248 FCH IOAPIC. The value should be >= MAX_CPUS and different from
249 the GNB's IOAPIC_ID.
250
251config PICASSO_GNB_IOAPIC_ID
252 hex
253 default 0x9
254 help
255 The Picasso APU has two IOAPICs, one in the FCH and one in the
256 northbridge. Set this value for the intended ID to assign to the
257 GNB IOAPIC. The value should be >= MAX_CPUS and different from
258 the FCH's IOAPIC_ID.
259
Martin Roth5c354b92019-04-22 14:55:16 -0600260config SERIRQ_CONTINUOUS_MODE
261 bool
262 default n
263 help
264 Set this option to y for serial IRQ in continuous mode.
265 Otherwise it is in quiet mode.
266
Felix Helde7382992021-01-12 23:05:56 +0100267config CONSOLE_UART_BASE_ADDRESS
268 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
269 hex
270 default 0xfedc9000 if UART_FOR_CONSOLE = 0
271 default 0xfedca000 if UART_FOR_CONSOLE = 1
272 default 0xfedc3000 if UART_FOR_CONSOLE = 2
273 default 0xfedcf000 if UART_FOR_CONSOLE = 3
274
Martin Roth5c354b92019-04-22 14:55:16 -0600275config SMM_TSEG_SIZE
276 hex
277 default 0x800000 if SMM_TSEG && HAVE_SMI_HANDLER
278 default 0x0
279
280config SMM_RESERVED_SIZE
281 hex
Marshall Dawson3e2fabf2020-06-12 10:28:04 -0600282 default 0x180000
Martin Roth5c354b92019-04-22 14:55:16 -0600283
284config SMM_MODULE_STACK_SIZE
285 hex
286 default 0x800
287
288config ACPI_CPU_STRING
289 string
Jason Gleneskf2a59a42020-08-10 00:58:37 -0700290 default "\\_SB.C%03d"
Martin Roth5c354b92019-04-22 14:55:16 -0600291
292config ACPI_BERT
293 bool "Build ACPI BERT Table"
294 default y
295 depends on HAVE_ACPI_TABLES
296 help
297 Report Machine Check errors identified in POST to the OS in an
Marshall Dawson03743b72020-06-18 10:23:48 -0600298 ACPI Boot Error Record Table.
Martin Roth5c354b92019-04-22 14:55:16 -0600299
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700300config ACPI_BERT_SIZE
301 hex
Marshall Dawson03743b72020-06-18 10:23:48 -0600302 default 0x4000 if ACPI_BERT
303 default 0x0
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700304 help
305 Specify the amount of DRAM reserved for gathering the data used to
306 generate the ACPI table.
307
Jason Gleneskbc521432020-09-14 05:22:47 -0700308config ACPI_SSDT_PSD_INDEPENDENT
309 bool "Allow core p-state independent transitions"
310 default y
311 help
312 AMD recommends the ACPI _PSD object to be configured to cause
313 cores to transition between p-states independently. A vendor may
314 choose to generate _PSD object to allow cores to transition together.
315
Furquan Shaikh40a38882020-05-01 10:43:48 -0700316config CHROMEOS
317 select CHROMEOS_RAMOOPS_DYNAMIC
Rob Barnes5ac928d2020-07-07 16:16:12 -0600318 select ALWAYS_LOAD_OPROM
319 select ALWAYS_RUN_OPROM
Furquan Shaikh40a38882020-05-01 10:43:48 -0700320
Marshall Dawson62611412019-06-19 11:46:06 -0600321config RO_REGION_ONLY
322 string
323 depends on CHROMEOS
324 default "apu/amdfw"
Martin Roth5c354b92019-04-22 14:55:16 -0600325
Marshall Dawson62611412019-06-19 11:46:06 -0600326config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
327 int
Martin Roth4017de02019-12-16 23:21:05 -0700328 default 150
Marshall Dawson62611412019-06-19 11:46:06 -0600329
Aaron Durbin1d0b99b2020-04-11 11:58:57 -0600330config DISABLE_SPI_FLASH_ROM_SHARING
331 def_bool n
332 help
333 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
334 which indicates a board level ROM transaction request. This
335 removes arbitration with board and assumes the chipset controls
336 the SPI flash bus entirely.
337
Marshall Dawson62611412019-06-19 11:46:06 -0600338config MAINBOARD_POWER_RESTORE
339 def_bool n
340 help
341 This option determines what state to go to once power is restored
342 after having been lost in S0. Select this option to automatically
343 return to S0. Otherwise the system will remain in S5 once power
344 is restored.
345
Marshall Dawson00a22082020-01-20 23:05:31 -0700346config FSP_TEMP_RAM_SIZE
347 hex
Marshall Dawson00a22082020-01-20 23:05:31 -0700348 default 0x40000
349 help
350 The amount of coreboot-allocated heap and stack usage by the FSP.
351
Marshall Dawson62611412019-06-19 11:46:06 -0600352menu "PSP Configuration Options"
Martin Roth5c354b92019-04-22 14:55:16 -0600353
Martin Roth5c354b92019-04-22 14:55:16 -0600354config AMD_FWM_POSITION_INDEX
355 int "Firmware Directory Table location (0 to 5)"
356 range 0 5
357 default 0 if BOARD_ROMSIZE_KB_512
358 default 1 if BOARD_ROMSIZE_KB_1024
359 default 2 if BOARD_ROMSIZE_KB_2048
360 default 3 if BOARD_ROMSIZE_KB_4096
361 default 4 if BOARD_ROMSIZE_KB_8192
362 default 5 if BOARD_ROMSIZE_KB_16384
363 help
364 Typically this is calculated by the ROM size, but there may
365 be situations where you want to put the firmware directory
366 table in a different location.
367 0: 512 KB - 0xFFFA0000
368 1: 1 MB - 0xFFF20000
369 2: 2 MB - 0xFFE20000
370 3: 4 MB - 0xFFC20000
371 4: 8 MB - 0xFF820000
372 5: 16 MB - 0xFF020000
373
374comment "AMD Firmware Directory Table set to location for 512KB ROM"
375 depends on AMD_FWM_POSITION_INDEX = 0
376comment "AMD Firmware Directory Table set to location for 1MB ROM"
377 depends on AMD_FWM_POSITION_INDEX = 1
378comment "AMD Firmware Directory Table set to location for 2MB ROM"
379 depends on AMD_FWM_POSITION_INDEX = 2
380comment "AMD Firmware Directory Table set to location for 4MB ROM"
381 depends on AMD_FWM_POSITION_INDEX = 3
382comment "AMD Firmware Directory Table set to location for 8MB ROM"
383 depends on AMD_FWM_POSITION_INDEX = 4
384comment "AMD Firmware Directory Table set to location for 16MB ROM"
385 depends on AMD_FWM_POSITION_INDEX = 5
386
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800387config AMDFW_CONFIG_FILE
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700388 string
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800389 default "src/soc/amd/picasso/fw.cfg"
Martin Roth5c354b92019-04-22 14:55:16 -0600390
Zheng Bao6252b602020-09-11 17:06:19 +0800391config USE_PSPSECUREOS
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700392 bool
Marshall Dawson62611412019-06-19 11:46:06 -0600393 default y
394 help
395 Include the PspSecureOs and PspTrustlet binaries in the PSP build.
396
397 If unsure, answer 'y'
398
399config PSP_LOAD_MP2_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700400 bool
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700401 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600402 help
403 Include the MP2 firmwares and configuration into the PSP build.
404
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700405 If unsure, answer 'n'
Marshall Dawson62611412019-06-19 11:46:06 -0600406
407config PSP_LOAD_S0I3_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700408 bool
Furquan Shaikh30bc5b32020-04-23 18:02:53 -0700409 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600410 help
411 Select this item to include the S0i3 file into the PSP build.
412
413config HAVE_PSP_WHITELIST_FILE
414 bool "Include a debug whitelist file in PSP build"
415 default n
416 help
417 Support secured unlock prior to reset using a whitelisted
418 number? This feature requires a signed whitelist image and
419 bootloader from AMD.
420
421 If unsure, answer 'n'
422
423config PSP_WHITELIST_FILE
Martin Roth49b09a02020-02-20 13:54:06 -0700424 string "Debug whitelist file path"
Marshall Dawson62611412019-06-19 11:46:06 -0600425 depends on HAVE_PSP_WHITELIST_FILE
Raul E Rangelf39dab12020-05-13 16:46:57 -0600426 default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin"
Marshall Dawson62611412019-06-19 11:46:06 -0600427
Martin Rothc7acf162020-05-28 00:44:50 -0600428config PSP_SHAREDMEM_SIZE
429 hex "Maximum size of shared memory area"
430 default 0x3000 if VBOOT
431 default 0x0
432 help
433 Sets the maximum size for the PSP to pass the vboot workbuf and
434 any logs or timestamps back to coreboot. This will be copied
435 into main memory by the PSP and will be available when the x86 is
436 started.
437
Furquan Shaikh577db022020-04-24 15:52:04 -0700438config PSP_UNLOCK_SECURE_DEBUG
439 bool "Unlock secure debug"
440 default n
441 help
442 Select this item to enable secure debug options in PSP.
443
Martin Rothde498332020-09-01 11:00:28 -0600444config PSP_VERSTAGE_FILE
445 string "Specify the PSP_verstage file path"
446 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
447 default "$(obj)/psp_verstage.bin"
448 help
449 Add psp_verstage file to the build & PSP Directory Table
450
Martin Rothfe87d762020-09-01 11:04:21 -0600451config PSP_VERSTAGE_SIGNING_TOKEN
452 string "Specify the PSP_verstage Signature Token file path"
453 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
454 default ""
455 help
456 Add psp_verstage signature token to the build & PSP Directory Table
457
Marshall Dawson62611412019-06-19 11:46:06 -0600458endmenu
Martin Roth5c354b92019-04-22 14:55:16 -0600459
Martin Rothc7acf162020-05-28 00:44:50 -0600460config VBOOT
461 select VBOOT_VBNV_CMOS
Martin Rothe7e6c4e2020-07-15 11:54:14 -0600462 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Martin Rothc7acf162020-05-28 00:44:50 -0600463
464config VBOOT_STARTS_BEFORE_BOOTBLOCK
465 def_bool n
466 depends on VBOOT
467 select ARCH_VERSTAGE_ARMV7
468 help
469 Runs verstage on the PSP. Only available on
470 certain Chrome OS branded parts from AMD.
471
Martin Roth5632c6b2020-10-28 11:52:30 -0600472config VBOOT_HASH_BLOCK_SIZE
473 hex
474 default 0x9000
475 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
476 help
477 Because the bulk of the time in psp_verstage to hash the RO cbfs is
478 spent in the overhead of doing svc calls, increasing the hash block
479 size significantly cuts the verstage hashing time as seen below.
480
481 4k takes 180ms
482 16k takes 44ms
483 32k takes 33.7ms
484 36k takes 32.5ms
485 There's actually still room for an even bigger stack, but we've
486 reached a point of diminishing returns.
487
Martin Roth50cca762020-08-13 11:06:18 -0600488config CMOS_RECOVERY_BYTE
489 hex
490 default 0x51
491 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
492 help
493 If the workbuf is not passed from the PSP to coreboot, set the
494 recovery flag and reboot. The PSP will read this byte, mark the
495 recovery request in VBNV, and reset the system into recovery mode.
496
497 This is the byte before the default first byte used by VBNV
498 (0x26 + 0x0E - 1)
499
Martin Roth9aa8d112020-06-04 21:31:41 -0600500if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
501
502config RWA_REGION_ONLY
503 string
504 default "apu/amdfw_a"
505 help
506 Add a space-delimited list of filenames that should only be in the
507 RW-A section.
508
509config RWB_REGION_ONLY
510 string
511 default "apu/amdfw_b"
512 help
513 Add a space-delimited list of filenames that should only be in the
514 RW-B section.
515
516config PICASSO_FW_A_POSITION
517 hex
518 help
519 Location of the AMD firmware in the RW_A region
520
521config PICASSO_FW_B_POSITION
522 hex
523 help
524 Location of the AMD firmware in the RW_B region
525
526endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
527
Martin Roth1f337622019-04-22 16:08:31 -0600528endif # SOC_AMD_PICASSO