blob: 6bbbb86ddb6ab61635fe28cae1e62a0fd08f6453 [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
Martin Roth5c354b92019-04-22 14:55:16 -06002
Martin Roth1f337622019-04-22 16:08:31 -06003config SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06004 bool
Subrata Banik34f26b22022-02-10 12:38:02 +05305 select ACPI_SOC_NVS
6 select ADD_FSP_BINARIES if USE_AMD_BLOBS
Angel Pons8e035e32021-06-22 12:58:20 +02007 select ARCH_X86
Subrata Banik34f26b22022-02-10 12:38:02 +05308 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Raul E Rangelb1a0fce2022-01-11 13:02:07 -07009 select CONSOLE_CBMEM_PRINT_PRE_BOOTBLOCK_CONTENTS if VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel0357ab72020-07-09 12:08:58 -060010 select DRIVERS_USB_PCI_XHCI
Subrata Banik34f26b22022-02-10 12:38:02 +053011 select FSP_COMPRESS_FSP_M_LZMA
12 select FSP_COMPRESS_FSP_S_LZMA
Martin Roth5c354b92019-04-22 14:55:16 -060013 select GENERIC_GPIO_LIB
Felix Helde697fd92021-01-18 15:10:43 +010014 select HAVE_ACPI_TABLES
Subrata Banik34f26b22022-02-10 12:38:02 +053015 select HAVE_CF9_RESET
Furquan Shaikh0eabe132020-04-28 21:57:07 -070016 select HAVE_EM100_SUPPORT
Subrata Banik34f26b22022-02-10 12:38:02 +053017 select HAVE_SMI_HANDLER
18 select IDT_IN_EVERY_STAGE
Martin Rothbcb610a2022-10-29 13:31:54 -060019 select NO_DDR5
20 select NO_DDR3
21 select NO_DDR2
22 select NO_LPDDR4
Subrata Banik34f26b22022-02-10 12:38:02 +053023 select PARALLEL_MP_AP_WORK
24 select PLATFORM_USES_FSP2_0
25 select PROVIDES_ROM_SHARING
26 select RESET_VECTOR_IN_RAM
27 select RTC
Martin Roth5c354b92019-04-22 14:55:16 -060028 select SOC_AMD_COMMON
Fred Reitberger6f0b5b32022-02-08 11:55:48 -050029 select SOC_AMD_COMMON_BLOCK_ACP_GEN1
Felix Held33c548b2021-01-27 20:34:24 +010030 select SOC_AMD_COMMON_BLOCK_ACPI
31 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Held18b51e92021-05-08 01:30:30 +020032 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Felix Held9bb66462023-03-04 02:33:28 +010033 select SOC_AMD_COMMON_BLOCK_ACPI_CPU_POWER_STATE
Eric Lai65b0afe2021-04-09 11:50:48 +080034 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Gleneskf934fae2021-07-20 02:19:58 -070035 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held33c548b2021-01-27 20:34:24 +010036 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held21c46c02021-03-05 00:13:16 +010037 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held33c548b2021-01-27 20:34:24 +010038 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Helda63f8592023-03-24 16:30:55 +010039 select SOC_AMD_COMMON_BLOCK_CPUFREQ_FAM17H_19H
Felix Helddba3fe72021-02-13 01:05:56 +010040 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held33c548b2021-01-27 20:34:24 +010041 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Furquan Shaikh702cf302020-05-09 18:30:51 -070042 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Martin Roth5c354b92019-04-22 14:55:16 -060043 select SOC_AMD_COMMON_BLOCK_HDA
Karthikeyan Ramasubramanian0dbea482021-03-08 23:23:50 -070044 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held556d1cc2022-02-02 22:11:52 +010045 select SOC_AMD_COMMON_BLOCK_I2C_PAD_CTRL
Felix Held33c548b2021-01-27 20:34:24 +010046 select SOC_AMD_COMMON_BLOCK_IOMMU
47 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020048 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Held33c548b2021-01-27 20:34:24 +010049 select SOC_AMD_COMMON_BLOCK_NONCAR
50 select SOC_AMD_COMMON_BLOCK_PCI
Raul E Rangel48314112021-05-10 14:55:11 -060051 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Felix Held0d2c0012021-04-12 23:44:14 +020052 select SOC_AMD_COMMON_BLOCK_PM
53 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held33c548b2021-01-27 20:34:24 +010054 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth7c66d392023-02-02 17:23:46 -070055 select SOC_AMD_COMMON_BLOCK_RESET
Martin Roth5c354b92019-04-22 14:55:16 -060056 select SOC_AMD_COMMON_BLOCK_SATA
Aaron Durbin3d2e18a2020-01-28 11:20:05 -070057 select SOC_AMD_COMMON_BLOCK_SMBUS
Felix Held161d8092020-12-01 18:17:42 +010058 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010059 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held60a46432020-11-12 00:14:16 +010060 select SOC_AMD_COMMON_BLOCK_SMU
Felix Held43529962023-01-12 23:10:22 +010061 select SOC_AMD_COMMON_BLOCK_SMU_SX_ENTRY
Felix Held33c548b2021-01-27 20:34:24 +010062 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held23a398e2023-03-23 23:44:03 +010063 select SOC_AMD_COMMON_BLOCK_SVI2
Felix Held60df7ca2023-03-24 20:33:15 +010064 select SOC_AMD_COMMON_BLOCK_TSC
Felix Held6f8f9c92020-12-09 21:36:56 +010065 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel394c6b02021-02-12 14:37:43 -070066 select SOC_AMD_COMMON_BLOCK_UCODE
Nikolai Vyssotskia289cdd2021-04-28 18:09:29 -050067 select SOC_AMD_COMMON_FSP_DMI_TABLES
Martin Roth7c66d392023-02-02 17:23:46 -070068 select SOC_AMD_SUPPORTS_WARM_RESET
Martin Roth5c354b92019-04-22 14:55:16 -060069 select SSE2
Marshall Dawson00a22082020-01-20 23:05:31 -070070 select UDK_2017_BINDING
Martin Rothbcb610a2022-10-29 13:31:54 -060071 select USE_DDR4
Subrata Banik34f26b22022-02-10 12:38:02 +053072 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
73 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
74 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
75 select X86_AMD_FIXED_MTRRS
76 select X86_INIT_NEED_1_SIPI
Arthur Heymansdf096802022-04-19 21:46:20 +020077 select HAVE_EXP_X86_64_SUPPORT
Elyes Haouas3cd06cc2023-01-05 07:42:24 +010078 help
79 AMD Picasso support
80
81if SOC_AMD_PICASSO
Raul E Rangel394c6b02021-02-12 14:37:43 -070082
Felix Heldc4eb45f2021-02-13 02:36:02 +010083config CHIPSET_DEVICETREE
84 string
85 default "soc/amd/picasso/chipset.cb"
86
Felix Held3cc3d812020-06-17 16:16:08 +020087config FSP_M_FILE
88 string "FSP-M (memory init) binary path and filename"
89 depends on ADD_FSP_BINARIES
90 default "3rdparty/amd_blobs/picasso/PICASSO_M.fd"
91 help
92 The path and filename of the FSP-M binary for this platform.
93
94config FSP_S_FILE
95 string "FSP-S (silicon init) binary path and filename"
96 depends on ADD_FSP_BINARIES
97 default "3rdparty/amd_blobs/picasso/PICASSO_S.fd"
98 help
99 The path and filename of the FSP-S binary for this platform.
100
Furquan Shaikhbc456502020-06-10 16:37:23 -0700101config EARLY_RESERVED_DRAM_BASE
102 hex
103 default 0x2000000
104 help
105 This variable defines the base address of the DRAM which is reserved
106 for usage by coreboot in early stages (i.e. before ramstage is up).
107 This memory gets reserved in BIOS tables to ensure that the OS does
108 not use it, thus preventing corruption of OS memory in case of S3
109 resume.
110
111config EARLYRAM_BSP_STACK_SIZE
112 hex
113 default 0x1000
114
115config PSP_APOB_DRAM_ADDRESS
116 hex
117 default 0x2001000
118 help
119 Location in DRAM where the PSP will copy the AGESA PSP Output
120 Block.
121
Fred Reitberger475e2822022-07-14 11:06:30 -0400122config PSP_APOB_DRAM_SIZE
123 hex
124 default 0x10000
125
Furquan Shaikhbc456502020-06-10 16:37:23 -0700126config PSP_SHAREDMEM_BASE
127 hex
128 default 0x2011000 if VBOOT
129 default 0x0
130 help
131 This variable defines the base address in DRAM memory where PSP copies
Kangheui Won6b36c832021-04-21 14:48:14 +1000132 the vboot workbuf. This is used in the linker script to have a static
Furquan Shaikhbc456502020-06-10 16:37:23 -0700133 allocation for the buffer as well as for adding relevant entries in
Kangheui Won6b36c832021-04-21 14:48:14 +1000134 the BIOS directory table for the PSP.
Furquan Shaikhbc456502020-06-10 16:37:23 -0700135
136config PSP_SHAREDMEM_SIZE
137 hex
138 default 0x8000 if VBOOT
139 default 0x0
140 help
141 Sets the maximum size for the PSP to pass the vboot workbuf and
142 any logs or timestamps back to coreboot. This will be copied
143 into main memory by the PSP and will be available when the x86 is
144 started. The workbuf's base depends on the address of the reset
145 vector.
146
Raul E Rangel86302a82022-01-18 15:29:54 -0700147config PRE_X86_CBMEM_CONSOLE_SIZE
148 hex
149 default 0x1600
150 help
151 Size of the CBMEM console used in PSP verstage.
152
Martin Roth5c354b92019-04-22 14:55:16 -0600153config PRERAM_CBMEM_CONSOLE_SIZE
154 hex
155 default 0x1600
156 help
157 Increase this value if preram cbmem console is getting truncated
158
Kangheui Won4020aa72021-05-20 09:56:39 +1000159config CBFS_MCACHE_SIZE
160 hex
161 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
162
Furquan Shaikhbc456502020-06-10 16:37:23 -0700163config C_ENV_BOOTBLOCK_SIZE
164 hex
165 default 0x10000
166 help
167 Sets the size of the bootblock stage that should be loaded in DRAM.
168 This variable controls the DRAM allocation size in linker script
169 for bootblock stage.
170
Furquan Shaikhbc456502020-06-10 16:37:23 -0700171config ROMSTAGE_ADDR
172 hex
173 default 0x2040000
174 help
175 Sets the address in DRAM where romstage should be loaded.
176
177config ROMSTAGE_SIZE
178 hex
179 default 0x80000
180 help
181 Sets the size of DRAM allocation for romstage in linker script.
182
183config FSP_M_ADDR
184 hex
185 default 0x20C0000
186 help
187 Sets the address in DRAM where FSP-M should be loaded. cbfstool
188 performs relocation of FSP-M to this address.
189
190config FSP_M_SIZE
191 hex
Felix Held779eeb22021-09-16 18:11:04 +0200192 default 0xC0000
Furquan Shaikhbc456502020-06-10 16:37:23 -0700193 help
194 Sets the size of DRAM allocation for FSP-M in linker script.
195
196config VERSTAGE_ADDR
197 hex
198 depends on VBOOT_SEPARATE_VERSTAGE
Felix Held779eeb22021-09-16 18:11:04 +0200199 default 0x2180000
Furquan Shaikhbc456502020-06-10 16:37:23 -0700200 help
201 Sets the address in DRAM where verstage should be loaded if running
202 as a separate stage on x86.
203
204config VERSTAGE_SIZE
205 hex
206 depends on VBOOT_SEPARATE_VERSTAGE
207 default 0x80000
208 help
209 Sets the size of DRAM allocation for verstage in linker script if
210 running as a separate stage on x86.
211
Shelley Chen4e9bb332021-10-20 15:43:45 -0700212config ECAM_MMCONF_BASE_ADDRESS
Martin Roth5c354b92019-04-22 14:55:16 -0600213 default 0xF8000000
214
Shelley Chen4e9bb332021-10-20 15:43:45 -0700215config ECAM_MMCONF_BUS_NUMBER
Martin Roth5c354b92019-04-22 14:55:16 -0600216 default 64
217
Raul E Rangel5f52c0e2020-05-13 13:22:48 -0600218config VERSTAGE_ADDR
219 hex
220 default 0x4000000
221
Felix Held1032d222020-11-04 16:19:35 +0100222config MAX_CPUS
223 int
224 default 8
Felix Heldb77387f2021-04-23 22:16:04 +0200225 help
226 Maximum number of threads the platform can have.
Felix Held1032d222020-11-04 16:19:35 +0100227
Martin Roth5c354b92019-04-22 14:55:16 -0600228config VGA_BIOS_ID
229 string
Martin Roth86ba0d72020-02-05 16:46:30 -0700230 default "1002,15d8,c1"
Martin Roth5c354b92019-04-22 14:55:16 -0600231 help
232 The default VGA BIOS PCI vendor/device ID should be set to the
Felix Heldff014422023-02-14 23:07:21 +0100233 result of the map_oprom_vendev_rev() function in graphics.c.
Martin Roth5c354b92019-04-22 14:55:16 -0600234
235config VGA_BIOS_FILE
236 string
Raul E Rangelf39dab12020-05-13 16:46:57 -0600237 default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin"
Martin Roth5c354b92019-04-22 14:55:16 -0600238
Martin Roth86ba0d72020-02-05 16:46:30 -0700239config VGA_BIOS_SECOND
240 def_bool y
241
242config VGA_BIOS_SECOND_ID
243 string
244 default "1002,15dd,c4"
245 help
246 Because Dali and Picasso need different video BIOSes, but have the
247 same vendor/device IDs, we need an alternate method to determine the
248 correct video BIOS. In map_oprom_vendev_rev(), we look at the cpuid
249 and decide which rom to load.
250
251 Even though the hardware has the same vendor/device IDs, the vBIOS
252 contains a *different* device ID, confusing the situation even more.
253
254config VGA_BIOS_SECOND_FILE
255 string
256 default "3rdparty/amd_blobs/picasso/Raven2GenericVbios.bin"
257
258config CHECK_REV_IN_OPROM_NAME
259 bool
260 default y
261 help
262 Select this in the platform BIOS or chipset if the option rom has a
263 revision that needs to be checked when searching CBFS.
264
Martin Roth5c354b92019-04-22 14:55:16 -0600265config S3_VGA_ROM_RUN
266 bool
267 default n
268
269config HEAP_SIZE
270 hex
271 default 0xc0000
272
Martin Roth5c354b92019-04-22 14:55:16 -0600273config SERIRQ_CONTINUOUS_MODE
274 bool
275 default n
276 help
277 Set this option to y for serial IRQ in continuous mode.
278 Otherwise it is in quiet mode.
279
Felix Helde7382992021-01-12 23:05:56 +0100280config CONSOLE_UART_BASE_ADDRESS
281 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
282 hex
283 default 0xfedc9000 if UART_FOR_CONSOLE = 0
284 default 0xfedca000 if UART_FOR_CONSOLE = 1
Felix Heldd614e852021-06-15 21:06:38 +0200285 default 0xfedce000 if UART_FOR_CONSOLE = 2
Felix Helde7382992021-01-12 23:05:56 +0100286 default 0xfedcf000 if UART_FOR_CONSOLE = 3
287
Martin Roth5c354b92019-04-22 14:55:16 -0600288config SMM_TSEG_SIZE
289 hex
Felix Helde22eef72021-02-10 22:22:07 +0100290 default 0x800000 if HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -0600291 default 0x0
292
293config SMM_RESERVED_SIZE
294 hex
Marshall Dawson3e2fabf2020-06-12 10:28:04 -0600295 default 0x180000
Martin Roth5c354b92019-04-22 14:55:16 -0600296
297config SMM_MODULE_STACK_SIZE
298 hex
299 default 0x800
300
Martin Roth5c354b92019-04-22 14:55:16 -0600301config ACPI_BERT
302 bool "Build ACPI BERT Table"
303 default y
304 depends on HAVE_ACPI_TABLES
305 help
306 Report Machine Check errors identified in POST to the OS in an
Marshall Dawson03743b72020-06-18 10:23:48 -0600307 ACPI Boot Error Record Table.
Martin Roth5c354b92019-04-22 14:55:16 -0600308
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700309config ACPI_BERT_SIZE
310 hex
Marshall Dawson03743b72020-06-18 10:23:48 -0600311 default 0x4000 if ACPI_BERT
312 default 0x0
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700313 help
314 Specify the amount of DRAM reserved for gathering the data used to
315 generate the ACPI table.
316
Furquan Shaikh40a38882020-05-01 10:43:48 -0700317config CHROMEOS
Rob Barnes5ac928d2020-07-07 16:16:12 -0600318 select ALWAYS_LOAD_OPROM
319 select ALWAYS_RUN_OPROM
Furquan Shaikh40a38882020-05-01 10:43:48 -0700320
Marshall Dawson62611412019-06-19 11:46:06 -0600321config RO_REGION_ONLY
322 string
Matt DeVillier1e54a182022-10-04 16:34:21 -0500323 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
Marshall Dawson62611412019-06-19 11:46:06 -0600324 default "apu/amdfw"
Martin Roth5c354b92019-04-22 14:55:16 -0600325
Marshall Dawson62611412019-06-19 11:46:06 -0600326config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
327 int
Martin Roth4017de02019-12-16 23:21:05 -0700328 default 150
Marshall Dawson62611412019-06-19 11:46:06 -0600329
Aaron Durbin1d0b99b2020-04-11 11:58:57 -0600330config DISABLE_SPI_FLASH_ROM_SHARING
331 def_bool n
332 help
333 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
334 which indicates a board level ROM transaction request. This
335 removes arbitration with board and assumes the chipset controls
336 the SPI flash bus entirely.
337
Felix Held27b295b2021-03-25 01:20:41 +0100338config DISABLE_KEYBOARD_RESET_PIN
339 bool
340 help
341 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
342 signal. When this pin is used as GPIO and the keyboard reset
343 functionality isn't disabled, configuring it as an output and driving
344 it as 0 will cause a reset.
345
Marshall Dawson00a22082020-01-20 23:05:31 -0700346config FSP_TEMP_RAM_SIZE
347 hex
Marshall Dawson00a22082020-01-20 23:05:31 -0700348 default 0x40000
349 help
350 The amount of coreboot-allocated heap and stack usage by the FSP.
351
Marshall Dawson62611412019-06-19 11:46:06 -0600352menu "PSP Configuration Options"
Martin Roth5c354b92019-04-22 14:55:16 -0600353
Martin Roth5c354b92019-04-22 14:55:16 -0600354config AMD_FWM_POSITION_INDEX
355 int "Firmware Directory Table location (0 to 5)"
356 range 0 5
357 default 0 if BOARD_ROMSIZE_KB_512
358 default 1 if BOARD_ROMSIZE_KB_1024
359 default 2 if BOARD_ROMSIZE_KB_2048
360 default 3 if BOARD_ROMSIZE_KB_4096
361 default 4 if BOARD_ROMSIZE_KB_8192
362 default 5 if BOARD_ROMSIZE_KB_16384
363 help
364 Typically this is calculated by the ROM size, but there may
365 be situations where you want to put the firmware directory
366 table in a different location.
367 0: 512 KB - 0xFFFA0000
368 1: 1 MB - 0xFFF20000
369 2: 2 MB - 0xFFE20000
370 3: 4 MB - 0xFFC20000
371 4: 8 MB - 0xFF820000
372 5: 16 MB - 0xFF020000
373
374comment "AMD Firmware Directory Table set to location for 512KB ROM"
375 depends on AMD_FWM_POSITION_INDEX = 0
376comment "AMD Firmware Directory Table set to location for 1MB ROM"
377 depends on AMD_FWM_POSITION_INDEX = 1
378comment "AMD Firmware Directory Table set to location for 2MB ROM"
379 depends on AMD_FWM_POSITION_INDEX = 2
380comment "AMD Firmware Directory Table set to location for 4MB ROM"
381 depends on AMD_FWM_POSITION_INDEX = 3
382comment "AMD Firmware Directory Table set to location for 8MB ROM"
383 depends on AMD_FWM_POSITION_INDEX = 4
384comment "AMD Firmware Directory Table set to location for 16MB ROM"
385 depends on AMD_FWM_POSITION_INDEX = 5
386
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800387config AMDFW_CONFIG_FILE
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700388 string
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800389 default "src/soc/amd/picasso/fw.cfg"
Martin Roth5c354b92019-04-22 14:55:16 -0600390
Marshall Dawson62611412019-06-19 11:46:06 -0600391config PSP_LOAD_MP2_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700392 bool
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700393 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600394 help
395 Include the MP2 firmwares and configuration into the PSP build.
396
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700397 If unsure, answer 'n'
Marshall Dawson62611412019-06-19 11:46:06 -0600398
399config PSP_LOAD_S0I3_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700400 bool
Furquan Shaikh30bc5b32020-04-23 18:02:53 -0700401 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600402 help
403 Select this item to include the S0i3 file into the PSP build.
404
405config HAVE_PSP_WHITELIST_FILE
406 bool "Include a debug whitelist file in PSP build"
407 default n
408 help
409 Support secured unlock prior to reset using a whitelisted
410 number? This feature requires a signed whitelist image and
411 bootloader from AMD.
412
413 If unsure, answer 'n'
414
415config PSP_WHITELIST_FILE
Martin Roth49b09a02020-02-20 13:54:06 -0700416 string "Debug whitelist file path"
Marshall Dawson62611412019-06-19 11:46:06 -0600417 depends on HAVE_PSP_WHITELIST_FILE
Raul E Rangelf39dab12020-05-13 16:46:57 -0600418 default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin"
Marshall Dawson62611412019-06-19 11:46:06 -0600419
Furquan Shaikh577db022020-04-24 15:52:04 -0700420config PSP_UNLOCK_SECURE_DEBUG
421 bool "Unlock secure debug"
422 default n
423 help
424 Select this item to enable secure debug options in PSP.
425
Martin Rothde498332020-09-01 11:00:28 -0600426config PSP_VERSTAGE_FILE
427 string "Specify the PSP_verstage file path"
428 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600429 default "\$(obj)/psp_verstage.bin"
Martin Rothde498332020-09-01 11:00:28 -0600430 help
431 Add psp_verstage file to the build & PSP Directory Table
432
Martin Rothfe87d762020-09-01 11:04:21 -0600433config PSP_VERSTAGE_SIGNING_TOKEN
434 string "Specify the PSP_verstage Signature Token file path"
435 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
436 default ""
437 help
438 Add psp_verstage signature token to the build & PSP Directory Table
439
Martin Rothfdad5ad2021-04-16 11:36:01 -0600440config PSP_SOFTFUSE_BITS
441 string "PSP Soft Fuse bits to enable"
442 default "28"
443 help
444 Space separated list of Soft Fuse bits to enable.
445 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
446 Bit 15: PSP post code destination: 0=LPC 1=eSPI
447 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
448
449 See #55758 (NDA) for additional bit definitions.
450
Marshall Dawson62611412019-06-19 11:46:06 -0600451endmenu
Martin Roth5c354b92019-04-22 14:55:16 -0600452
Martin Rothc7acf162020-05-28 00:44:50 -0600453config VBOOT
454 select VBOOT_VBNV_CMOS
Martin Rothe7e6c4e2020-07-15 11:54:14 -0600455 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Martin Rothc7acf162020-05-28 00:44:50 -0600456
457config VBOOT_STARTS_BEFORE_BOOTBLOCK
458 def_bool n
459 depends on VBOOT
460 select ARCH_VERSTAGE_ARMV7
461 help
462 Runs verstage on the PSP. Only available on
Jon Murphyc4e90452022-06-28 10:36:23 -0600463 certain ChromeOS branded parts from AMD.
Martin Rothc7acf162020-05-28 00:44:50 -0600464
Martin Roth5632c6b2020-10-28 11:52:30 -0600465config VBOOT_HASH_BLOCK_SIZE
466 hex
467 default 0x9000
468 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
469 help
470 Because the bulk of the time in psp_verstage to hash the RO cbfs is
471 spent in the overhead of doing svc calls, increasing the hash block
472 size significantly cuts the verstage hashing time as seen below.
473
474 4k takes 180ms
475 16k takes 44ms
476 32k takes 33.7ms
477 36k takes 32.5ms
478 There's actually still room for an even bigger stack, but we've
479 reached a point of diminishing returns.
480
Martin Roth50cca762020-08-13 11:06:18 -0600481config CMOS_RECOVERY_BYTE
482 hex
483 default 0x51
484 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
485 help
486 If the workbuf is not passed from the PSP to coreboot, set the
487 recovery flag and reboot. The PSP will read this byte, mark the
488 recovery request in VBNV, and reset the system into recovery mode.
489
490 This is the byte before the default first byte used by VBNV
491 (0x26 + 0x0E - 1)
492
Matt DeVillierf9fea862022-10-04 16:41:28 -0500493if VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth9aa8d112020-06-04 21:31:41 -0600494
495config RWA_REGION_ONLY
496 string
497 default "apu/amdfw_a"
498 help
499 Add a space-delimited list of filenames that should only be in the
500 RW-A section.
501
Matt DeVillierf9fea862022-10-04 16:41:28 -0500502endif # VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
503
504if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
505
Martin Roth9aa8d112020-06-04 21:31:41 -0600506config RWB_REGION_ONLY
507 string
508 default "apu/amdfw_b"
509 help
510 Add a space-delimited list of filenames that should only be in the
511 RW-B section.
512
Martin Roth9aa8d112020-06-04 21:31:41 -0600513endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
514
Martin Roth1f337622019-04-22 16:08:31 -0600515endif # SOC_AMD_PICASSO