blob: e69fb62c19c96f5c1fe227f55961c3cb588bf5f8 [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
Martin Roth5c354b92019-04-22 14:55:16 -06002
Martin Roth1f337622019-04-22 16:08:31 -06003config SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06004 bool
5 help
Martin Roth1f337622019-04-22 16:08:31 -06006 AMD Picasso support
Martin Roth5c354b92019-04-22 14:55:16 -06007
Martin Roth1f337622019-04-22 16:08:31 -06008if SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06009
10config CPU_SPECIFIC_OPTIONS
11 def_bool y
12 select ARCH_BOOTBLOCK_X86_32
Martin Rothc7acf162020-05-28 00:44:50 -060013 select ARCH_VERSTAGE_X86_32 if !VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth5c354b92019-04-22 14:55:16 -060014 select ARCH_ROMSTAGE_X86_32
15 select ARCH_RAMSTAGE_X86_32
Felix Held46673222020-04-04 02:37:04 +020016 select RESET_VECTOR_IN_RAM
Martin Roth5c354b92019-04-22 14:55:16 -060017 select X86_AMD_FIXED_MTRRS
Marshall Dawson34c30562019-07-16 15:18:00 -060018 select X86_AMD_INIT_SIPI
Kyösti Mälkki3139c8d2020-06-28 16:33:33 +030019 select ACPI_SOC_NVS
Martin Roth5c354b92019-04-22 14:55:16 -060020 select DRIVERS_I2C_DESIGNWARE
Raul E Rangel0357ab72020-07-09 12:08:58 -060021 select DRIVERS_USB_PCI_XHCI
Martin Roth5c354b92019-04-22 14:55:16 -060022 select GENERIC_GPIO_LIB
Furquan Shaikh8e915092020-06-17 23:15:35 -070023 select IDT_IN_EVERY_STAGE
Martin Roth5c354b92019-04-22 14:55:16 -060024 select IOAPIC
Felix Helde697fd92021-01-18 15:10:43 +010025 select HAVE_ACPI_TABLES
Furquan Shaikh0eabe132020-04-28 21:57:07 -070026 select HAVE_EM100_SUPPORT
Martin Roth5c354b92019-04-22 14:55:16 -060027 select SOC_AMD_COMMON
Karthikeyan Ramasubramanian4520aa22021-04-23 11:42:19 -060028 select SOC_AMD_COMMON_BLOCK_ACP
Felix Held33c548b2021-01-27 20:34:24 +010029 select SOC_AMD_COMMON_BLOCK_ACPI
30 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Held18b51e92021-05-08 01:30:30 +020031 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Eric Lai65b0afe2021-04-09 11:50:48 +080032 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Felix Held33c548b2021-01-27 20:34:24 +010033 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held21c46c02021-03-05 00:13:16 +010034 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held33c548b2021-01-27 20:34:24 +010035 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Helddba3fe72021-02-13 01:05:56 +010036 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held33c548b2021-01-27 20:34:24 +010037 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Furquan Shaikh702cf302020-05-09 18:30:51 -070038 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Martin Roth5c354b92019-04-22 14:55:16 -060039 select SOC_AMD_COMMON_BLOCK_HDA
Karthikeyan Ramasubramanian0dbea482021-03-08 23:23:50 -070040 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held33c548b2021-01-27 20:34:24 +010041 select SOC_AMD_COMMON_BLOCK_IOMMU
42 select SOC_AMD_COMMON_BLOCK_LPC
43 select SOC_AMD_COMMON_BLOCK_NONCAR
44 select SOC_AMD_COMMON_BLOCK_PCI
Felix Held0d2c0012021-04-12 23:44:14 +020045 select SOC_AMD_COMMON_BLOCK_PM
46 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held33c548b2021-01-27 20:34:24 +010047 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth5c354b92019-04-22 14:55:16 -060048 select SOC_AMD_COMMON_BLOCK_SATA
Aaron Durbin3d2e18a2020-01-28 11:20:05 -070049 select SOC_AMD_COMMON_BLOCK_SMBUS
Felix Held161d8092020-12-01 18:17:42 +010050 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010051 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held60a46432020-11-12 00:14:16 +010052 select SOC_AMD_COMMON_BLOCK_SMU
Felix Held33c548b2021-01-27 20:34:24 +010053 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held2f5c7592020-12-04 17:31:10 +010054 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held6f8f9c92020-12-09 21:36:56 +010055 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel394c6b02021-02-12 14:37:43 -070056 select SOC_AMD_COMMON_BLOCK_UCODE
Aaron Durbin1d0b99b2020-04-11 11:58:57 -060057 select PROVIDES_ROM_SHARING
Martin Roth5c354b92019-04-22 14:55:16 -060058 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Martin Roth5c354b92019-04-22 14:55:16 -060059 select PARALLEL_MP
60 select PARALLEL_MP_AP_WORK
61 select HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -060062 select SSE2
63 select RTC
Marshall Dawson00a22082020-01-20 23:05:31 -070064 select PLATFORM_USES_FSP2_0
Furquan Shaikhc3063c52020-05-28 11:58:20 -070065 select FSP_COMPRESS_FSP_M_LZMA
66 select FSP_COMPRESS_FSP_S_LZMA
Marshall Dawson00a22082020-01-20 23:05:31 -070067 select UDK_2017_BINDING
68 select HAVE_CF9_RESET
Raul E Rangel394c6b02021-02-12 14:37:43 -070069
70config SOC_AMD_COMMON_BLOCK_UCODE_SIZE
71 default 3200
Martin Roth5c354b92019-04-22 14:55:16 -060072
Felix Held3cc3d812020-06-17 16:16:08 +020073config FSP_M_FILE
74 string "FSP-M (memory init) binary path and filename"
75 depends on ADD_FSP_BINARIES
76 default "3rdparty/amd_blobs/picasso/PICASSO_M.fd"
77 help
78 The path and filename of the FSP-M binary for this platform.
79
80config FSP_S_FILE
81 string "FSP-S (silicon init) binary path and filename"
82 depends on ADD_FSP_BINARIES
83 default "3rdparty/amd_blobs/picasso/PICASSO_S.fd"
84 help
85 The path and filename of the FSP-S binary for this platform.
86
Furquan Shaikhbc456502020-06-10 16:37:23 -070087config EARLY_RESERVED_DRAM_BASE
88 hex
89 default 0x2000000
90 help
91 This variable defines the base address of the DRAM which is reserved
92 for usage by coreboot in early stages (i.e. before ramstage is up).
93 This memory gets reserved in BIOS tables to ensure that the OS does
94 not use it, thus preventing corruption of OS memory in case of S3
95 resume.
96
97config EARLYRAM_BSP_STACK_SIZE
98 hex
99 default 0x1000
100
101config PSP_APOB_DRAM_ADDRESS
102 hex
103 default 0x2001000
104 help
105 Location in DRAM where the PSP will copy the AGESA PSP Output
106 Block.
107
108config PSP_SHAREDMEM_BASE
109 hex
110 default 0x2011000 if VBOOT
111 default 0x0
112 help
113 This variable defines the base address in DRAM memory where PSP copies
Kangheui Won6b36c832021-04-21 14:48:14 +1000114 the vboot workbuf. This is used in the linker script to have a static
Furquan Shaikhbc456502020-06-10 16:37:23 -0700115 allocation for the buffer as well as for adding relevant entries in
Kangheui Won6b36c832021-04-21 14:48:14 +1000116 the BIOS directory table for the PSP.
Furquan Shaikhbc456502020-06-10 16:37:23 -0700117
118config PSP_SHAREDMEM_SIZE
119 hex
120 default 0x8000 if VBOOT
121 default 0x0
122 help
123 Sets the maximum size for the PSP to pass the vboot workbuf and
124 any logs or timestamps back to coreboot. This will be copied
125 into main memory by the PSP and will be available when the x86 is
126 started. The workbuf's base depends on the address of the reset
127 vector.
128
Martin Roth5c354b92019-04-22 14:55:16 -0600129config PRERAM_CBMEM_CONSOLE_SIZE
130 hex
131 default 0x1600
132 help
133 Increase this value if preram cbmem console is getting truncated
134
Furquan Shaikhbc456502020-06-10 16:37:23 -0700135config C_ENV_BOOTBLOCK_SIZE
136 hex
137 default 0x10000
138 help
139 Sets the size of the bootblock stage that should be loaded in DRAM.
140 This variable controls the DRAM allocation size in linker script
141 for bootblock stage.
142
Furquan Shaikhbc456502020-06-10 16:37:23 -0700143config ROMSTAGE_ADDR
144 hex
145 default 0x2040000
146 help
147 Sets the address in DRAM where romstage should be loaded.
148
149config ROMSTAGE_SIZE
150 hex
151 default 0x80000
152 help
153 Sets the size of DRAM allocation for romstage in linker script.
154
155config FSP_M_ADDR
156 hex
157 default 0x20C0000
158 help
159 Sets the address in DRAM where FSP-M should be loaded. cbfstool
160 performs relocation of FSP-M to this address.
161
162config FSP_M_SIZE
163 hex
164 default 0x80000
165 help
166 Sets the size of DRAM allocation for FSP-M in linker script.
167
168config VERSTAGE_ADDR
169 hex
170 depends on VBOOT_SEPARATE_VERSTAGE
171 default 0x2140000
172 help
173 Sets the address in DRAM where verstage should be loaded if running
174 as a separate stage on x86.
175
176config VERSTAGE_SIZE
177 hex
178 depends on VBOOT_SEPARATE_VERSTAGE
179 default 0x80000
180 help
181 Sets the size of DRAM allocation for verstage in linker script if
182 running as a separate stage on x86.
183
184config RAMBASE
185 hex
186 default 0x10000000
187
Martin Roth5c354b92019-04-22 14:55:16 -0600188config CPU_ADDR_BITS
189 int
190 default 48
191
Martin Roth5c354b92019-04-22 14:55:16 -0600192config MMCONF_BASE_ADDRESS
Martin Roth5c354b92019-04-22 14:55:16 -0600193 default 0xF8000000
194
195config MMCONF_BUS_NUMBER
Martin Roth5c354b92019-04-22 14:55:16 -0600196 default 64
197
Raul E Rangel5f52c0e2020-05-13 13:22:48 -0600198config VERSTAGE_ADDR
199 hex
200 default 0x4000000
201
Felix Held1032d222020-11-04 16:19:35 +0100202config MAX_CPUS
203 int
204 default 8
Felix Heldb77387f2021-04-23 22:16:04 +0200205 help
206 Maximum number of threads the platform can have.
Felix Held1032d222020-11-04 16:19:35 +0100207
Martin Roth5c354b92019-04-22 14:55:16 -0600208config VGA_BIOS_ID
209 string
Martin Roth86ba0d72020-02-05 16:46:30 -0700210 default "1002,15d8,c1"
Martin Roth5c354b92019-04-22 14:55:16 -0600211 help
212 The default VGA BIOS PCI vendor/device ID should be set to the
Martin Roth86ba0d72020-02-05 16:46:30 -0700213 result of the map_oprom_vendev_rev() function in northbridge.c.
Martin Roth5c354b92019-04-22 14:55:16 -0600214
215config VGA_BIOS_FILE
216 string
Raul E Rangelf39dab12020-05-13 16:46:57 -0600217 default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin"
Martin Roth5c354b92019-04-22 14:55:16 -0600218
Martin Roth86ba0d72020-02-05 16:46:30 -0700219config VGA_BIOS_SECOND
220 def_bool y
221
222config VGA_BIOS_SECOND_ID
223 string
224 default "1002,15dd,c4"
225 help
226 Because Dali and Picasso need different video BIOSes, but have the
227 same vendor/device IDs, we need an alternate method to determine the
228 correct video BIOS. In map_oprom_vendev_rev(), we look at the cpuid
229 and decide which rom to load.
230
231 Even though the hardware has the same vendor/device IDs, the vBIOS
232 contains a *different* device ID, confusing the situation even more.
233
234config VGA_BIOS_SECOND_FILE
235 string
236 default "3rdparty/amd_blobs/picasso/Raven2GenericVbios.bin"
237
238config CHECK_REV_IN_OPROM_NAME
239 bool
240 default y
241 help
242 Select this in the platform BIOS or chipset if the option rom has a
243 revision that needs to be checked when searching CBFS.
244
Martin Roth5c354b92019-04-22 14:55:16 -0600245config S3_VGA_ROM_RUN
246 bool
247 default n
248
249config HEAP_SIZE
250 hex
251 default 0xc0000
252
Martin Roth5c354b92019-04-22 14:55:16 -0600253config SERIRQ_CONTINUOUS_MODE
254 bool
255 default n
256 help
257 Set this option to y for serial IRQ in continuous mode.
258 Otherwise it is in quiet mode.
259
Felix Helde7382992021-01-12 23:05:56 +0100260config CONSOLE_UART_BASE_ADDRESS
261 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
262 hex
263 default 0xfedc9000 if UART_FOR_CONSOLE = 0
264 default 0xfedca000 if UART_FOR_CONSOLE = 1
265 default 0xfedc3000 if UART_FOR_CONSOLE = 2
266 default 0xfedcf000 if UART_FOR_CONSOLE = 3
267
Martin Roth5c354b92019-04-22 14:55:16 -0600268config SMM_TSEG_SIZE
269 hex
Felix Helde22eef72021-02-10 22:22:07 +0100270 default 0x800000 if HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -0600271 default 0x0
272
273config SMM_RESERVED_SIZE
274 hex
Marshall Dawson3e2fabf2020-06-12 10:28:04 -0600275 default 0x180000
Martin Roth5c354b92019-04-22 14:55:16 -0600276
277config SMM_MODULE_STACK_SIZE
278 hex
279 default 0x800
280
281config ACPI_CPU_STRING
282 string
Jason Gleneskf2a59a42020-08-10 00:58:37 -0700283 default "\\_SB.C%03d"
Martin Roth5c354b92019-04-22 14:55:16 -0600284
285config ACPI_BERT
286 bool "Build ACPI BERT Table"
287 default y
288 depends on HAVE_ACPI_TABLES
289 help
290 Report Machine Check errors identified in POST to the OS in an
Marshall Dawson03743b72020-06-18 10:23:48 -0600291 ACPI Boot Error Record Table.
Martin Roth5c354b92019-04-22 14:55:16 -0600292
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700293config ACPI_BERT_SIZE
294 hex
Marshall Dawson03743b72020-06-18 10:23:48 -0600295 default 0x4000 if ACPI_BERT
296 default 0x0
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700297 help
298 Specify the amount of DRAM reserved for gathering the data used to
299 generate the ACPI table.
300
Jason Gleneskbc521432020-09-14 05:22:47 -0700301config ACPI_SSDT_PSD_INDEPENDENT
302 bool "Allow core p-state independent transitions"
303 default y
304 help
305 AMD recommends the ACPI _PSD object to be configured to cause
306 cores to transition between p-states independently. A vendor may
307 choose to generate _PSD object to allow cores to transition together.
308
Furquan Shaikh40a38882020-05-01 10:43:48 -0700309config CHROMEOS
Rob Barnes5ac928d2020-07-07 16:16:12 -0600310 select ALWAYS_LOAD_OPROM
311 select ALWAYS_RUN_OPROM
Furquan Shaikh40a38882020-05-01 10:43:48 -0700312
Marshall Dawson62611412019-06-19 11:46:06 -0600313config RO_REGION_ONLY
314 string
315 depends on CHROMEOS
316 default "apu/amdfw"
Martin Roth5c354b92019-04-22 14:55:16 -0600317
Marshall Dawson62611412019-06-19 11:46:06 -0600318config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
319 int
Martin Roth4017de02019-12-16 23:21:05 -0700320 default 150
Marshall Dawson62611412019-06-19 11:46:06 -0600321
Aaron Durbin1d0b99b2020-04-11 11:58:57 -0600322config DISABLE_SPI_FLASH_ROM_SHARING
323 def_bool n
324 help
325 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
326 which indicates a board level ROM transaction request. This
327 removes arbitration with board and assumes the chipset controls
328 the SPI flash bus entirely.
329
Felix Held27b295b2021-03-25 01:20:41 +0100330config DISABLE_KEYBOARD_RESET_PIN
331 bool
332 help
333 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
334 signal. When this pin is used as GPIO and the keyboard reset
335 functionality isn't disabled, configuring it as an output and driving
336 it as 0 will cause a reset.
337
Marshall Dawson00a22082020-01-20 23:05:31 -0700338config FSP_TEMP_RAM_SIZE
339 hex
Marshall Dawson00a22082020-01-20 23:05:31 -0700340 default 0x40000
341 help
342 The amount of coreboot-allocated heap and stack usage by the FSP.
343
Marshall Dawson62611412019-06-19 11:46:06 -0600344menu "PSP Configuration Options"
Martin Roth5c354b92019-04-22 14:55:16 -0600345
Martin Roth5c354b92019-04-22 14:55:16 -0600346config AMD_FWM_POSITION_INDEX
347 int "Firmware Directory Table location (0 to 5)"
348 range 0 5
349 default 0 if BOARD_ROMSIZE_KB_512
350 default 1 if BOARD_ROMSIZE_KB_1024
351 default 2 if BOARD_ROMSIZE_KB_2048
352 default 3 if BOARD_ROMSIZE_KB_4096
353 default 4 if BOARD_ROMSIZE_KB_8192
354 default 5 if BOARD_ROMSIZE_KB_16384
355 help
356 Typically this is calculated by the ROM size, but there may
357 be situations where you want to put the firmware directory
358 table in a different location.
359 0: 512 KB - 0xFFFA0000
360 1: 1 MB - 0xFFF20000
361 2: 2 MB - 0xFFE20000
362 3: 4 MB - 0xFFC20000
363 4: 8 MB - 0xFF820000
364 5: 16 MB - 0xFF020000
365
366comment "AMD Firmware Directory Table set to location for 512KB ROM"
367 depends on AMD_FWM_POSITION_INDEX = 0
368comment "AMD Firmware Directory Table set to location for 1MB ROM"
369 depends on AMD_FWM_POSITION_INDEX = 1
370comment "AMD Firmware Directory Table set to location for 2MB ROM"
371 depends on AMD_FWM_POSITION_INDEX = 2
372comment "AMD Firmware Directory Table set to location for 4MB ROM"
373 depends on AMD_FWM_POSITION_INDEX = 3
374comment "AMD Firmware Directory Table set to location for 8MB ROM"
375 depends on AMD_FWM_POSITION_INDEX = 4
376comment "AMD Firmware Directory Table set to location for 16MB ROM"
377 depends on AMD_FWM_POSITION_INDEX = 5
378
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800379config AMDFW_CONFIG_FILE
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700380 string
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800381 default "src/soc/amd/picasso/fw.cfg"
Martin Roth5c354b92019-04-22 14:55:16 -0600382
Marshall Dawson62611412019-06-19 11:46:06 -0600383config PSP_LOAD_MP2_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700384 bool
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700385 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600386 help
387 Include the MP2 firmwares and configuration into the PSP build.
388
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700389 If unsure, answer 'n'
Marshall Dawson62611412019-06-19 11:46:06 -0600390
391config PSP_LOAD_S0I3_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700392 bool
Furquan Shaikh30bc5b32020-04-23 18:02:53 -0700393 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600394 help
395 Select this item to include the S0i3 file into the PSP build.
396
397config HAVE_PSP_WHITELIST_FILE
398 bool "Include a debug whitelist file in PSP build"
399 default n
400 help
401 Support secured unlock prior to reset using a whitelisted
402 number? This feature requires a signed whitelist image and
403 bootloader from AMD.
404
405 If unsure, answer 'n'
406
407config PSP_WHITELIST_FILE
Martin Roth49b09a02020-02-20 13:54:06 -0700408 string "Debug whitelist file path"
Marshall Dawson62611412019-06-19 11:46:06 -0600409 depends on HAVE_PSP_WHITELIST_FILE
Raul E Rangelf39dab12020-05-13 16:46:57 -0600410 default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin"
Marshall Dawson62611412019-06-19 11:46:06 -0600411
Furquan Shaikh577db022020-04-24 15:52:04 -0700412config PSP_UNLOCK_SECURE_DEBUG
413 bool "Unlock secure debug"
414 default n
415 help
416 Select this item to enable secure debug options in PSP.
417
Martin Rothde498332020-09-01 11:00:28 -0600418config PSP_VERSTAGE_FILE
419 string "Specify the PSP_verstage file path"
420 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
421 default "$(obj)/psp_verstage.bin"
422 help
423 Add psp_verstage file to the build & PSP Directory Table
424
Martin Rothfe87d762020-09-01 11:04:21 -0600425config PSP_VERSTAGE_SIGNING_TOKEN
426 string "Specify the PSP_verstage Signature Token file path"
427 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
428 default ""
429 help
430 Add psp_verstage signature token to the build & PSP Directory Table
431
Martin Rothfdad5ad2021-04-16 11:36:01 -0600432config PSP_SOFTFUSE_BITS
433 string "PSP Soft Fuse bits to enable"
434 default "28"
435 help
436 Space separated list of Soft Fuse bits to enable.
437 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
438 Bit 15: PSP post code destination: 0=LPC 1=eSPI
439 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
440
441 See #55758 (NDA) for additional bit definitions.
442
Marshall Dawson62611412019-06-19 11:46:06 -0600443endmenu
Martin Roth5c354b92019-04-22 14:55:16 -0600444
Martin Rothc7acf162020-05-28 00:44:50 -0600445config VBOOT
446 select VBOOT_VBNV_CMOS
Martin Rothe7e6c4e2020-07-15 11:54:14 -0600447 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Martin Rothc7acf162020-05-28 00:44:50 -0600448
449config VBOOT_STARTS_BEFORE_BOOTBLOCK
450 def_bool n
451 depends on VBOOT
452 select ARCH_VERSTAGE_ARMV7
453 help
454 Runs verstage on the PSP. Only available on
455 certain Chrome OS branded parts from AMD.
456
Martin Roth5632c6b2020-10-28 11:52:30 -0600457config VBOOT_HASH_BLOCK_SIZE
458 hex
459 default 0x9000
460 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
461 help
462 Because the bulk of the time in psp_verstage to hash the RO cbfs is
463 spent in the overhead of doing svc calls, increasing the hash block
464 size significantly cuts the verstage hashing time as seen below.
465
466 4k takes 180ms
467 16k takes 44ms
468 32k takes 33.7ms
469 36k takes 32.5ms
470 There's actually still room for an even bigger stack, but we've
471 reached a point of diminishing returns.
472
Martin Roth50cca762020-08-13 11:06:18 -0600473config CMOS_RECOVERY_BYTE
474 hex
475 default 0x51
476 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
477 help
478 If the workbuf is not passed from the PSP to coreboot, set the
479 recovery flag and reboot. The PSP will read this byte, mark the
480 recovery request in VBNV, and reset the system into recovery mode.
481
482 This is the byte before the default first byte used by VBNV
483 (0x26 + 0x0E - 1)
484
Martin Roth9aa8d112020-06-04 21:31:41 -0600485if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
486
487config RWA_REGION_ONLY
488 string
489 default "apu/amdfw_a"
490 help
491 Add a space-delimited list of filenames that should only be in the
492 RW-A section.
493
494config RWB_REGION_ONLY
495 string
496 default "apu/amdfw_b"
497 help
498 Add a space-delimited list of filenames that should only be in the
499 RW-B section.
500
501config PICASSO_FW_A_POSITION
502 hex
503 help
504 Location of the AMD firmware in the RW_A region
505
506config PICASSO_FW_B_POSITION
507 hex
508 help
509 Location of the AMD firmware in the RW_B region
510
511endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
512
Martin Roth1f337622019-04-22 16:08:31 -0600513endif # SOC_AMD_PICASSO