blob: d34b2ab4444eb41348510a5228baaf5a2154351b [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
Martin Roth5c354b92019-04-22 14:55:16 -06002
Martin Roth1f337622019-04-22 16:08:31 -06003config SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06004 bool
Subrata Banik34f26b22022-02-10 12:38:02 +05305 select ACPI_SOC_NVS
6 select ADD_FSP_BINARIES if USE_AMD_BLOBS
Angel Pons8e035e32021-06-22 12:58:20 +02007 select ARCH_X86
Subrata Banik34f26b22022-02-10 12:38:02 +05308 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Raul E Rangelb1a0fce2022-01-11 13:02:07 -07009 select CONSOLE_CBMEM_PRINT_PRE_BOOTBLOCK_CONTENTS if VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel0357ab72020-07-09 12:08:58 -060010 select DRIVERS_USB_PCI_XHCI
Subrata Banik34f26b22022-02-10 12:38:02 +053011 select FSP_COMPRESS_FSP_M_LZMA
12 select FSP_COMPRESS_FSP_S_LZMA
Martin Roth5c354b92019-04-22 14:55:16 -060013 select GENERIC_GPIO_LIB
Felix Helde697fd92021-01-18 15:10:43 +010014 select HAVE_ACPI_TABLES
Subrata Banik34f26b22022-02-10 12:38:02 +053015 select HAVE_CF9_RESET
Furquan Shaikh0eabe132020-04-28 21:57:07 -070016 select HAVE_EM100_SUPPORT
Subrata Banik34f26b22022-02-10 12:38:02 +053017 select HAVE_SMI_HANDLER
18 select IDT_IN_EVERY_STAGE
Martin Rothbcb610a2022-10-29 13:31:54 -060019 select NO_DDR5
20 select NO_DDR3
21 select NO_DDR2
22 select NO_LPDDR4
Subrata Banik34f26b22022-02-10 12:38:02 +053023 select PARALLEL_MP_AP_WORK
24 select PLATFORM_USES_FSP2_0
25 select PROVIDES_ROM_SHARING
26 select RESET_VECTOR_IN_RAM
27 select RTC
Martin Roth5c354b92019-04-22 14:55:16 -060028 select SOC_AMD_COMMON
Fred Reitberger6f0b5b32022-02-08 11:55:48 -050029 select SOC_AMD_COMMON_BLOCK_ACP_GEN1
Felix Held33c548b2021-01-27 20:34:24 +010030 select SOC_AMD_COMMON_BLOCK_ACPI
31 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Held18b51e92021-05-08 01:30:30 +020032 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Eric Lai65b0afe2021-04-09 11:50:48 +080033 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Gleneskf934fae2021-07-20 02:19:58 -070034 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held33c548b2021-01-27 20:34:24 +010035 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held21c46c02021-03-05 00:13:16 +010036 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held33c548b2021-01-27 20:34:24 +010037 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Helddba3fe72021-02-13 01:05:56 +010038 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held33c548b2021-01-27 20:34:24 +010039 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Furquan Shaikh702cf302020-05-09 18:30:51 -070040 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Martin Roth5c354b92019-04-22 14:55:16 -060041 select SOC_AMD_COMMON_BLOCK_HDA
Karthikeyan Ramasubramanian0dbea482021-03-08 23:23:50 -070042 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held556d1cc2022-02-02 22:11:52 +010043 select SOC_AMD_COMMON_BLOCK_I2C_PAD_CTRL
Felix Held33c548b2021-01-27 20:34:24 +010044 select SOC_AMD_COMMON_BLOCK_IOMMU
45 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020046 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Held33c548b2021-01-27 20:34:24 +010047 select SOC_AMD_COMMON_BLOCK_NONCAR
48 select SOC_AMD_COMMON_BLOCK_PCI
Raul E Rangel48314112021-05-10 14:55:11 -060049 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Felix Held0d2c0012021-04-12 23:44:14 +020050 select SOC_AMD_COMMON_BLOCK_PM
51 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held33c548b2021-01-27 20:34:24 +010052 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth7c66d392023-02-02 17:23:46 -070053 select SOC_AMD_COMMON_BLOCK_RESET
Martin Roth5c354b92019-04-22 14:55:16 -060054 select SOC_AMD_COMMON_BLOCK_SATA
Aaron Durbin3d2e18a2020-01-28 11:20:05 -070055 select SOC_AMD_COMMON_BLOCK_SMBUS
Felix Held161d8092020-12-01 18:17:42 +010056 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010057 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held60a46432020-11-12 00:14:16 +010058 select SOC_AMD_COMMON_BLOCK_SMU
Felix Held43529962023-01-12 23:10:22 +010059 select SOC_AMD_COMMON_BLOCK_SMU_SX_ENTRY
Felix Held33c548b2021-01-27 20:34:24 +010060 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held2f5c7592020-12-04 17:31:10 +010061 select SOC_AMD_COMMON_BLOCK_TSC_FAM17H_19H
Felix Held6f8f9c92020-12-09 21:36:56 +010062 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel394c6b02021-02-12 14:37:43 -070063 select SOC_AMD_COMMON_BLOCK_UCODE
Nikolai Vyssotskia289cdd2021-04-28 18:09:29 -050064 select SOC_AMD_COMMON_FSP_DMI_TABLES
Martin Roth7c66d392023-02-02 17:23:46 -070065 select SOC_AMD_SUPPORTS_WARM_RESET
Martin Roth5c354b92019-04-22 14:55:16 -060066 select SSE2
Marshall Dawson00a22082020-01-20 23:05:31 -070067 select UDK_2017_BINDING
Martin Rothbcb610a2022-10-29 13:31:54 -060068 select USE_DDR4
Subrata Banik34f26b22022-02-10 12:38:02 +053069 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
70 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
71 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
72 select X86_AMD_FIXED_MTRRS
73 select X86_INIT_NEED_1_SIPI
Arthur Heymansdf096802022-04-19 21:46:20 +020074 select HAVE_EXP_X86_64_SUPPORT
Elyes Haouas3cd06cc2023-01-05 07:42:24 +010075 help
76 AMD Picasso support
77
78if SOC_AMD_PICASSO
Raul E Rangel394c6b02021-02-12 14:37:43 -070079
Felix Heldc4eb45f2021-02-13 02:36:02 +010080config CHIPSET_DEVICETREE
81 string
82 default "soc/amd/picasso/chipset.cb"
83
Felix Held3cc3d812020-06-17 16:16:08 +020084config FSP_M_FILE
85 string "FSP-M (memory init) binary path and filename"
86 depends on ADD_FSP_BINARIES
87 default "3rdparty/amd_blobs/picasso/PICASSO_M.fd"
88 help
89 The path and filename of the FSP-M binary for this platform.
90
91config FSP_S_FILE
92 string "FSP-S (silicon init) binary path and filename"
93 depends on ADD_FSP_BINARIES
94 default "3rdparty/amd_blobs/picasso/PICASSO_S.fd"
95 help
96 The path and filename of the FSP-S binary for this platform.
97
Furquan Shaikhbc456502020-06-10 16:37:23 -070098config EARLY_RESERVED_DRAM_BASE
99 hex
100 default 0x2000000
101 help
102 This variable defines the base address of the DRAM which is reserved
103 for usage by coreboot in early stages (i.e. before ramstage is up).
104 This memory gets reserved in BIOS tables to ensure that the OS does
105 not use it, thus preventing corruption of OS memory in case of S3
106 resume.
107
108config EARLYRAM_BSP_STACK_SIZE
109 hex
110 default 0x1000
111
112config PSP_APOB_DRAM_ADDRESS
113 hex
114 default 0x2001000
115 help
116 Location in DRAM where the PSP will copy the AGESA PSP Output
117 Block.
118
Fred Reitberger475e2822022-07-14 11:06:30 -0400119config PSP_APOB_DRAM_SIZE
120 hex
121 default 0x10000
122
Furquan Shaikhbc456502020-06-10 16:37:23 -0700123config PSP_SHAREDMEM_BASE
124 hex
125 default 0x2011000 if VBOOT
126 default 0x0
127 help
128 This variable defines the base address in DRAM memory where PSP copies
Kangheui Won6b36c832021-04-21 14:48:14 +1000129 the vboot workbuf. This is used in the linker script to have a static
Furquan Shaikhbc456502020-06-10 16:37:23 -0700130 allocation for the buffer as well as for adding relevant entries in
Kangheui Won6b36c832021-04-21 14:48:14 +1000131 the BIOS directory table for the PSP.
Furquan Shaikhbc456502020-06-10 16:37:23 -0700132
133config PSP_SHAREDMEM_SIZE
134 hex
135 default 0x8000 if VBOOT
136 default 0x0
137 help
138 Sets the maximum size for the PSP to pass the vboot workbuf and
139 any logs or timestamps back to coreboot. This will be copied
140 into main memory by the PSP and will be available when the x86 is
141 started. The workbuf's base depends on the address of the reset
142 vector.
143
Raul E Rangel86302a82022-01-18 15:29:54 -0700144config PRE_X86_CBMEM_CONSOLE_SIZE
145 hex
146 default 0x1600
147 help
148 Size of the CBMEM console used in PSP verstage.
149
Martin Roth5c354b92019-04-22 14:55:16 -0600150config PRERAM_CBMEM_CONSOLE_SIZE
151 hex
152 default 0x1600
153 help
154 Increase this value if preram cbmem console is getting truncated
155
Kangheui Won4020aa72021-05-20 09:56:39 +1000156config CBFS_MCACHE_SIZE
157 hex
158 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
159
Furquan Shaikhbc456502020-06-10 16:37:23 -0700160config C_ENV_BOOTBLOCK_SIZE
161 hex
162 default 0x10000
163 help
164 Sets the size of the bootblock stage that should be loaded in DRAM.
165 This variable controls the DRAM allocation size in linker script
166 for bootblock stage.
167
Furquan Shaikhbc456502020-06-10 16:37:23 -0700168config ROMSTAGE_ADDR
169 hex
170 default 0x2040000
171 help
172 Sets the address in DRAM where romstage should be loaded.
173
174config ROMSTAGE_SIZE
175 hex
176 default 0x80000
177 help
178 Sets the size of DRAM allocation for romstage in linker script.
179
180config FSP_M_ADDR
181 hex
182 default 0x20C0000
183 help
184 Sets the address in DRAM where FSP-M should be loaded. cbfstool
185 performs relocation of FSP-M to this address.
186
187config FSP_M_SIZE
188 hex
Felix Held779eeb22021-09-16 18:11:04 +0200189 default 0xC0000
Furquan Shaikhbc456502020-06-10 16:37:23 -0700190 help
191 Sets the size of DRAM allocation for FSP-M in linker script.
192
193config VERSTAGE_ADDR
194 hex
195 depends on VBOOT_SEPARATE_VERSTAGE
Felix Held779eeb22021-09-16 18:11:04 +0200196 default 0x2180000
Furquan Shaikhbc456502020-06-10 16:37:23 -0700197 help
198 Sets the address in DRAM where verstage should be loaded if running
199 as a separate stage on x86.
200
201config VERSTAGE_SIZE
202 hex
203 depends on VBOOT_SEPARATE_VERSTAGE
204 default 0x80000
205 help
206 Sets the size of DRAM allocation for verstage in linker script if
207 running as a separate stage on x86.
208
Shelley Chen4e9bb332021-10-20 15:43:45 -0700209config ECAM_MMCONF_BASE_ADDRESS
Martin Roth5c354b92019-04-22 14:55:16 -0600210 default 0xF8000000
211
Shelley Chen4e9bb332021-10-20 15:43:45 -0700212config ECAM_MMCONF_BUS_NUMBER
Martin Roth5c354b92019-04-22 14:55:16 -0600213 default 64
214
Raul E Rangel5f52c0e2020-05-13 13:22:48 -0600215config VERSTAGE_ADDR
216 hex
217 default 0x4000000
218
Felix Held1032d222020-11-04 16:19:35 +0100219config MAX_CPUS
220 int
221 default 8
Felix Heldb77387f2021-04-23 22:16:04 +0200222 help
223 Maximum number of threads the platform can have.
Felix Held1032d222020-11-04 16:19:35 +0100224
Martin Roth5c354b92019-04-22 14:55:16 -0600225config VGA_BIOS_ID
226 string
Martin Roth86ba0d72020-02-05 16:46:30 -0700227 default "1002,15d8,c1"
Martin Roth5c354b92019-04-22 14:55:16 -0600228 help
229 The default VGA BIOS PCI vendor/device ID should be set to the
Martin Roth86ba0d72020-02-05 16:46:30 -0700230 result of the map_oprom_vendev_rev() function in northbridge.c.
Martin Roth5c354b92019-04-22 14:55:16 -0600231
232config VGA_BIOS_FILE
233 string
Raul E Rangelf39dab12020-05-13 16:46:57 -0600234 default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin"
Martin Roth5c354b92019-04-22 14:55:16 -0600235
Martin Roth86ba0d72020-02-05 16:46:30 -0700236config VGA_BIOS_SECOND
237 def_bool y
238
239config VGA_BIOS_SECOND_ID
240 string
241 default "1002,15dd,c4"
242 help
243 Because Dali and Picasso need different video BIOSes, but have the
244 same vendor/device IDs, we need an alternate method to determine the
245 correct video BIOS. In map_oprom_vendev_rev(), we look at the cpuid
246 and decide which rom to load.
247
248 Even though the hardware has the same vendor/device IDs, the vBIOS
249 contains a *different* device ID, confusing the situation even more.
250
251config VGA_BIOS_SECOND_FILE
252 string
253 default "3rdparty/amd_blobs/picasso/Raven2GenericVbios.bin"
254
255config CHECK_REV_IN_OPROM_NAME
256 bool
257 default y
258 help
259 Select this in the platform BIOS or chipset if the option rom has a
260 revision that needs to be checked when searching CBFS.
261
Martin Roth5c354b92019-04-22 14:55:16 -0600262config S3_VGA_ROM_RUN
263 bool
264 default n
265
266config HEAP_SIZE
267 hex
268 default 0xc0000
269
Martin Roth5c354b92019-04-22 14:55:16 -0600270config SERIRQ_CONTINUOUS_MODE
271 bool
272 default n
273 help
274 Set this option to y for serial IRQ in continuous mode.
275 Otherwise it is in quiet mode.
276
Felix Helde7382992021-01-12 23:05:56 +0100277config CONSOLE_UART_BASE_ADDRESS
278 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
279 hex
280 default 0xfedc9000 if UART_FOR_CONSOLE = 0
281 default 0xfedca000 if UART_FOR_CONSOLE = 1
Felix Heldd614e852021-06-15 21:06:38 +0200282 default 0xfedce000 if UART_FOR_CONSOLE = 2
Felix Helde7382992021-01-12 23:05:56 +0100283 default 0xfedcf000 if UART_FOR_CONSOLE = 3
284
Martin Roth5c354b92019-04-22 14:55:16 -0600285config SMM_TSEG_SIZE
286 hex
Felix Helde22eef72021-02-10 22:22:07 +0100287 default 0x800000 if HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -0600288 default 0x0
289
290config SMM_RESERVED_SIZE
291 hex
Marshall Dawson3e2fabf2020-06-12 10:28:04 -0600292 default 0x180000
Martin Roth5c354b92019-04-22 14:55:16 -0600293
294config SMM_MODULE_STACK_SIZE
295 hex
296 default 0x800
297
298config ACPI_CPU_STRING
299 string
Jason Gleneskf2a59a42020-08-10 00:58:37 -0700300 default "\\_SB.C%03d"
Martin Roth5c354b92019-04-22 14:55:16 -0600301
302config ACPI_BERT
303 bool "Build ACPI BERT Table"
304 default y
305 depends on HAVE_ACPI_TABLES
306 help
307 Report Machine Check errors identified in POST to the OS in an
Marshall Dawson03743b72020-06-18 10:23:48 -0600308 ACPI Boot Error Record Table.
Martin Roth5c354b92019-04-22 14:55:16 -0600309
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700310config ACPI_BERT_SIZE
311 hex
Marshall Dawson03743b72020-06-18 10:23:48 -0600312 default 0x4000 if ACPI_BERT
313 default 0x0
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700314 help
315 Specify the amount of DRAM reserved for gathering the data used to
316 generate the ACPI table.
317
Jason Gleneskbc521432020-09-14 05:22:47 -0700318config ACPI_SSDT_PSD_INDEPENDENT
319 bool "Allow core p-state independent transitions"
320 default y
321 help
322 AMD recommends the ACPI _PSD object to be configured to cause
323 cores to transition between p-states independently. A vendor may
324 choose to generate _PSD object to allow cores to transition together.
325
Furquan Shaikh40a38882020-05-01 10:43:48 -0700326config CHROMEOS
Rob Barnes5ac928d2020-07-07 16:16:12 -0600327 select ALWAYS_LOAD_OPROM
328 select ALWAYS_RUN_OPROM
Furquan Shaikh40a38882020-05-01 10:43:48 -0700329
Marshall Dawson62611412019-06-19 11:46:06 -0600330config RO_REGION_ONLY
331 string
Matt DeVillier1e54a182022-10-04 16:34:21 -0500332 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
Marshall Dawson62611412019-06-19 11:46:06 -0600333 default "apu/amdfw"
Martin Roth5c354b92019-04-22 14:55:16 -0600334
Marshall Dawson62611412019-06-19 11:46:06 -0600335config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
336 int
Martin Roth4017de02019-12-16 23:21:05 -0700337 default 150
Marshall Dawson62611412019-06-19 11:46:06 -0600338
Aaron Durbin1d0b99b2020-04-11 11:58:57 -0600339config DISABLE_SPI_FLASH_ROM_SHARING
340 def_bool n
341 help
342 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
343 which indicates a board level ROM transaction request. This
344 removes arbitration with board and assumes the chipset controls
345 the SPI flash bus entirely.
346
Felix Held27b295b2021-03-25 01:20:41 +0100347config DISABLE_KEYBOARD_RESET_PIN
348 bool
349 help
350 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
351 signal. When this pin is used as GPIO and the keyboard reset
352 functionality isn't disabled, configuring it as an output and driving
353 it as 0 will cause a reset.
354
Marshall Dawson00a22082020-01-20 23:05:31 -0700355config FSP_TEMP_RAM_SIZE
356 hex
Marshall Dawson00a22082020-01-20 23:05:31 -0700357 default 0x40000
358 help
359 The amount of coreboot-allocated heap and stack usage by the FSP.
360
Marshall Dawson62611412019-06-19 11:46:06 -0600361menu "PSP Configuration Options"
Martin Roth5c354b92019-04-22 14:55:16 -0600362
Martin Roth5c354b92019-04-22 14:55:16 -0600363config AMD_FWM_POSITION_INDEX
364 int "Firmware Directory Table location (0 to 5)"
365 range 0 5
366 default 0 if BOARD_ROMSIZE_KB_512
367 default 1 if BOARD_ROMSIZE_KB_1024
368 default 2 if BOARD_ROMSIZE_KB_2048
369 default 3 if BOARD_ROMSIZE_KB_4096
370 default 4 if BOARD_ROMSIZE_KB_8192
371 default 5 if BOARD_ROMSIZE_KB_16384
372 help
373 Typically this is calculated by the ROM size, but there may
374 be situations where you want to put the firmware directory
375 table in a different location.
376 0: 512 KB - 0xFFFA0000
377 1: 1 MB - 0xFFF20000
378 2: 2 MB - 0xFFE20000
379 3: 4 MB - 0xFFC20000
380 4: 8 MB - 0xFF820000
381 5: 16 MB - 0xFF020000
382
383comment "AMD Firmware Directory Table set to location for 512KB ROM"
384 depends on AMD_FWM_POSITION_INDEX = 0
385comment "AMD Firmware Directory Table set to location for 1MB ROM"
386 depends on AMD_FWM_POSITION_INDEX = 1
387comment "AMD Firmware Directory Table set to location for 2MB ROM"
388 depends on AMD_FWM_POSITION_INDEX = 2
389comment "AMD Firmware Directory Table set to location for 4MB ROM"
390 depends on AMD_FWM_POSITION_INDEX = 3
391comment "AMD Firmware Directory Table set to location for 8MB ROM"
392 depends on AMD_FWM_POSITION_INDEX = 4
393comment "AMD Firmware Directory Table set to location for 16MB ROM"
394 depends on AMD_FWM_POSITION_INDEX = 5
395
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800396config AMDFW_CONFIG_FILE
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700397 string
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800398 default "src/soc/amd/picasso/fw.cfg"
Martin Roth5c354b92019-04-22 14:55:16 -0600399
Marshall Dawson62611412019-06-19 11:46:06 -0600400config PSP_LOAD_MP2_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700401 bool
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700402 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600403 help
404 Include the MP2 firmwares and configuration into the PSP build.
405
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700406 If unsure, answer 'n'
Marshall Dawson62611412019-06-19 11:46:06 -0600407
408config PSP_LOAD_S0I3_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700409 bool
Furquan Shaikh30bc5b32020-04-23 18:02:53 -0700410 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600411 help
412 Select this item to include the S0i3 file into the PSP build.
413
414config HAVE_PSP_WHITELIST_FILE
415 bool "Include a debug whitelist file in PSP build"
416 default n
417 help
418 Support secured unlock prior to reset using a whitelisted
419 number? This feature requires a signed whitelist image and
420 bootloader from AMD.
421
422 If unsure, answer 'n'
423
424config PSP_WHITELIST_FILE
Martin Roth49b09a02020-02-20 13:54:06 -0700425 string "Debug whitelist file path"
Marshall Dawson62611412019-06-19 11:46:06 -0600426 depends on HAVE_PSP_WHITELIST_FILE
Raul E Rangelf39dab12020-05-13 16:46:57 -0600427 default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin"
Marshall Dawson62611412019-06-19 11:46:06 -0600428
Furquan Shaikh577db022020-04-24 15:52:04 -0700429config PSP_UNLOCK_SECURE_DEBUG
430 bool "Unlock secure debug"
431 default n
432 help
433 Select this item to enable secure debug options in PSP.
434
Martin Rothde498332020-09-01 11:00:28 -0600435config PSP_VERSTAGE_FILE
436 string "Specify the PSP_verstage file path"
437 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600438 default "\$(obj)/psp_verstage.bin"
Martin Rothde498332020-09-01 11:00:28 -0600439 help
440 Add psp_verstage file to the build & PSP Directory Table
441
Martin Rothfe87d762020-09-01 11:04:21 -0600442config PSP_VERSTAGE_SIGNING_TOKEN
443 string "Specify the PSP_verstage Signature Token file path"
444 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
445 default ""
446 help
447 Add psp_verstage signature token to the build & PSP Directory Table
448
Martin Rothfdad5ad2021-04-16 11:36:01 -0600449config PSP_SOFTFUSE_BITS
450 string "PSP Soft Fuse bits to enable"
451 default "28"
452 help
453 Space separated list of Soft Fuse bits to enable.
454 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
455 Bit 15: PSP post code destination: 0=LPC 1=eSPI
456 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
457
458 See #55758 (NDA) for additional bit definitions.
459
Marshall Dawson62611412019-06-19 11:46:06 -0600460endmenu
Martin Roth5c354b92019-04-22 14:55:16 -0600461
Martin Rothc7acf162020-05-28 00:44:50 -0600462config VBOOT
463 select VBOOT_VBNV_CMOS
Martin Rothe7e6c4e2020-07-15 11:54:14 -0600464 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Martin Rothc7acf162020-05-28 00:44:50 -0600465
466config VBOOT_STARTS_BEFORE_BOOTBLOCK
467 def_bool n
468 depends on VBOOT
469 select ARCH_VERSTAGE_ARMV7
470 help
471 Runs verstage on the PSP. Only available on
Jon Murphyc4e90452022-06-28 10:36:23 -0600472 certain ChromeOS branded parts from AMD.
Martin Rothc7acf162020-05-28 00:44:50 -0600473
Martin Roth5632c6b2020-10-28 11:52:30 -0600474config VBOOT_HASH_BLOCK_SIZE
475 hex
476 default 0x9000
477 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
478 help
479 Because the bulk of the time in psp_verstage to hash the RO cbfs is
480 spent in the overhead of doing svc calls, increasing the hash block
481 size significantly cuts the verstage hashing time as seen below.
482
483 4k takes 180ms
484 16k takes 44ms
485 32k takes 33.7ms
486 36k takes 32.5ms
487 There's actually still room for an even bigger stack, but we've
488 reached a point of diminishing returns.
489
Martin Roth50cca762020-08-13 11:06:18 -0600490config CMOS_RECOVERY_BYTE
491 hex
492 default 0x51
493 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
494 help
495 If the workbuf is not passed from the PSP to coreboot, set the
496 recovery flag and reboot. The PSP will read this byte, mark the
497 recovery request in VBNV, and reset the system into recovery mode.
498
499 This is the byte before the default first byte used by VBNV
500 (0x26 + 0x0E - 1)
501
Matt DeVillierf9fea862022-10-04 16:41:28 -0500502if VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth9aa8d112020-06-04 21:31:41 -0600503
504config RWA_REGION_ONLY
505 string
506 default "apu/amdfw_a"
507 help
508 Add a space-delimited list of filenames that should only be in the
509 RW-A section.
510
Matt DeVillierf9fea862022-10-04 16:41:28 -0500511endif # VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
512
513if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
514
Martin Roth9aa8d112020-06-04 21:31:41 -0600515config RWB_REGION_ONLY
516 string
517 default "apu/amdfw_b"
518 help
519 Add a space-delimited list of filenames that should only be in the
520 RW-B section.
521
Martin Roth9aa8d112020-06-04 21:31:41 -0600522endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
523
Martin Roth1f337622019-04-22 16:08:31 -0600524endif # SOC_AMD_PICASSO