blob: 637f5757e7742faf59002315e35a3085a533380a [file] [log] [blame]
Patrick Georgi0588d192009-08-12 15:00:51 +00001##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00002## This file is part of the coreboot project.
Patrick Georgi0588d192009-08-12 15:00:51 +00003##
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -05004## Copyright (C) 2012 Alexandru Gagniuc <mr.nuke.me@gmail.com>
Stefan Reinauer16f515a2010-01-20 18:44:30 +00005## Copyright (C) 2009-2010 coresystems GmbH
Patrick Georgi0588d192009-08-12 15:00:51 +00006##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00007## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; version 2 of the License.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
Patrick Georgi0588d192009-08-12 15:00:51 +000016
Uwe Hermannad8c95f2012-04-12 22:00:03 +020017mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +000018
Uwe Hermannc04be932009-10-05 13:55:28 +000019menu "General setup"
20
Lee Leahybb70c402017-04-03 07:38:20 -070021config COREBOOT_BUILD
22 bool
23 default y
24
Uwe Hermannc04be932009-10-05 13:55:28 +000025config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000026 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000027 help
28 Append an extra string to the end of the coreboot version.
29
Uwe Hermann168b11b2009-10-07 16:15:40 +000030 This can be useful if, for instance, you want to append the
31 respective board's hostname or some other identifying string to
32 the coreboot version number, so that you can easily distinguish
33 boot logs of different boards from each other.
34
Patrick Georgi4b8a2412010-02-09 19:35:16 +000035config CBFS_PREFIX
36 string "CBFS prefix to use"
37 default "fallback"
38 help
39 Select the prefix to all files put into the image. It's "fallback"
40 by default, "normal" is a common alternative.
41
Patrick Georgi23d89cc2010-03-16 01:17:19 +000042choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020043 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000044 default COMPILER_GCC
45 help
46 This option allows you to select the compiler used for building
47 coreboot.
Martin Rotha5a628e82016-01-19 12:01:09 -070048 You must build the coreboot crosscompiler for the board that you
49 have selected.
50
51 To build all the GCC crosscompilers (takes a LONG time), run:
52 make crossgcc
53
54 For help on individual architectures, run the command:
55 make help_toolchain
Patrick Georgi23d89cc2010-03-16 01:17:19 +000056
57config COMPILER_GCC
58 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020059 help
60 Use the GNU Compiler Collection (GCC) to build coreboot.
61
62 For details see http://gcc.gnu.org.
63
Patrick Georgi23d89cc2010-03-16 01:17:19 +000064config COMPILER_LLVM_CLANG
Martin Rotha5a628e82016-01-19 12:01:09 -070065 bool "LLVM/clang (TESTING ONLY - Not currently working)"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020066 help
Martin Rotha5a628e82016-01-19 12:01:09 -070067 Use LLVM/clang to build coreboot. To use this, you must build the
68 coreboot version of the clang compiler. Run the command
69 make clang
70 Note that this option is not currently working correctly and should
71 really only be selected if you're trying to work on getting clang
72 operational.
Uwe Hermannad8c95f2012-04-12 22:00:03 +020073
74 For details see http://clang.llvm.org.
75
Patrick Georgi23d89cc2010-03-16 01:17:19 +000076endchoice
77
Patrick Georgi9b0de712013-12-29 18:45:23 +010078config ANY_TOOLCHAIN
79 bool "Allow building with any toolchain"
80 default n
81 depends on COMPILER_GCC
82 help
83 Many toolchains break when building coreboot since it uses quite
84 unusual linker features. Unless developers explicitely request it,
85 we'll have to assume that they use their distro compiler by mistake.
86 Make sure that using patched compilers is a conscious decision.
87
Patrick Georgi516a2a72010-03-25 21:45:25 +000088config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +020089 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +000090 default n
91 help
92 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +020093
94 Requires the ccache utility in your system $PATH.
95
96 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +000097
Sol Boucher69b88bf2015-02-26 11:47:19 -080098config FMD_GENPARSER
99 bool "Generate flashmap descriptor parser using flex and bison"
100 default n
Sol Boucher69b88bf2015-02-26 11:47:19 -0800101 help
102 Enable this option if you are working on the flashmap descriptor
103 parser and made changes to fmd_scanner.l or fmd_parser.y.
104
105 Otherwise, say N to use the provided pregenerated scanner/parser.
106
Martin Rothf411b702017-04-09 19:12:42 -0600107config UTIL_GENPARSER
108 bool "Generate SCONFIG & BLOBTOOL parser using flex and bison"
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000109 default n
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000110 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200111 Enable this option if you are working on the sconfig device tree
Martin Rothf411b702017-04-09 19:12:42 -0600112 parser or blobtool and made changes to the .l or .y files.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200113
Sol Boucher69b88bf2015-02-26 11:47:19 -0800114 Otherwise, say N to use the provided pregenerated scanner/parser.
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000115
Joe Korty6d772522010-05-19 18:41:15 +0000116config USE_OPTION_TABLE
117 bool "Use CMOS for configuration values"
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000118 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000119 help
120 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200121 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000122
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600123config STATIC_OPTION_TABLE
124 bool "Load default configuration values into CMOS on each boot"
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600125 depends on USE_OPTION_TABLE
126 help
127 Enable this option to reset "CMOS" NVRAM values to default on
128 every boot. Use this if you want the NVRAM configuration to
129 never be modified from its default values.
130
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000131config COMPRESS_RAMSTAGE
132 bool "Compress ramstage with LZMA"
Martin Roth75e5cb72016-12-15 15:05:37 -0700133 # Default value set at the end of the file
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000134 help
135 Compress ramstage to save memory in the flash image. Note
136 that decompression might slow down booting if the boot flash
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200137 is connected through a slow link (i.e. SPI).
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000138
Julius Werner09f29212015-09-29 13:51:35 -0700139config COMPRESS_PRERAM_STAGES
140 bool "Compress romstage and verstage with LZ4"
Martin Rothf2e04612016-03-09 15:50:23 -0700141 depends on !ARCH_X86
Martin Roth75e5cb72016-12-15 15:05:37 -0700142 # Default value set at the end of the file
Julius Werner09f29212015-09-29 13:51:35 -0700143 help
144 Compress romstage and (if it exists) verstage with LZ4 to save flash
145 space and speed up boot, since the time for reading the image from SPI
146 (and in the vboot case verifying it) is usually much greater than the
147 time spent decompressing. Doesn't work for XIP stages (assume all
148 ARCH_X86 for now) for obvious reasons.
149
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200150config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200151 bool "Include the coreboot .config file into the ROM image"
Martin Roth75e5cb72016-12-15 15:05:37 -0700152 # Default value set at the end of the file
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200153 help
154 Include the .config file that was used to compile coreboot
155 in the (CBFS) ROM image. This is useful if you want to know which
156 options were used to build a specific coreboot.rom image.
157
Daniele Forsi53847a22014-07-22 18:00:56 +0200158 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200159
160 You can use the following command to easily list the options:
161
162 grep -a CONFIG_ coreboot.rom
163
164 Alternatively, you can also use cbfstool to print the image
165 contents (including the raw 'config' item we're looking for).
166
167 Example:
168
169 $ cbfstool coreboot.rom print
170 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
171 offset 0x0
172 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600173
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200174 Name Offset Type Size
175 cmos_layout.bin 0x0 cmos layout 1159
176 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200177 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200178 fallback/payload 0x80dc0 payload 51526
179 config 0x8d740 raw 3324
180 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200181
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700182config COLLECT_TIMESTAMPS
183 bool "Create a table of timestamps collected during boot"
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700184 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200185 Make coreboot create a table of timer-ID/timer-value pairs to
186 allow measuring time spent at different phases of the boot process.
187
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200188config USE_BLOBS
189 bool "Allow use of binary-only repository"
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200190 help
191 This draws in the blobs repository, which contains binary files that
192 might be required for some chipsets or boards.
193 This flag ensures that a "Free" option remains available for users.
194
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800195config COVERAGE
196 bool "Code coverage support"
197 depends on COMPILER_GCC
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800198 help
199 Add code coverage support for coreboot. This will store code
200 coverage information in CBMEM for extraction from user space.
201 If unsure, say N.
202
Ryan Salsamendiab37e9a2017-06-11 21:07:31 -0700203config UBSAN
204 bool "Undefined behavior sanitizer support"
205 default n
206 help
207 Instrument the code with checks for undefined behavior. If unsure,
208 say N because it adds a small performance penalty and may abort
209 on code that happens to work in spite of the UB.
210
Stefan Reinauer58470e32014-10-17 13:08:36 +0200211config RELOCATABLE_RAMSTAGE
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200212 depends on EARLY_CBMEM_INIT
Stefan Reinauer58470e32014-10-17 13:08:36 +0200213 bool "Build the ramstage to be relocatable in 32-bit address space."
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200214 select RELOCATABLE_MODULES
Stefan Reinauer58470e32014-10-17 13:08:36 +0200215 help
216 The reloctable ramstage support allows for the ramstage to be built
217 as a relocatable module. The stage loader can identify a place
218 out of the OS way so that copying memory is unnecessary during an S3
219 wake. When selecting this option the romstage is responsible for
220 determing a stack location to use for loading the ramstage.
221
222config CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM
223 depends on RELOCATABLE_RAMSTAGE
Arthur Heymans410f2562017-01-25 15:27:52 +0100224 bool
Stefan Reinauer58470e32014-10-17 13:08:36 +0200225 help
226 The relocated ramstage is saved in an area specified by the
227 by the board and/or chipset.
228
Stefan Reinauer58470e32014-10-17 13:08:36 +0200229config UPDATE_IMAGE
230 bool "Update existing coreboot.rom image"
Stefan Reinauer58470e32014-10-17 13:08:36 +0200231 help
232 If this option is enabled, no new coreboot.rom file
233 is created. Instead it is expected that there already
234 is a suitable file for further processing.
235 The bootblock will not be modified.
236
Martin Roth5942e062016-01-20 14:59:21 -0700237 If unsure, select 'N'
238
Stefan Reinauerd06258c2015-03-26 16:29:00 -0700239config BOARD_ID_STRING
240 string "Board ID"
Martin Roth75e5cb72016-12-15 15:05:37 -0700241 # Default value set at the end of the file
Stefan Reinauerd06258c2015-03-26 16:29:00 -0700242 depends on BOARD_ID_MANUAL
243 help
244 This string is placed in the 'board_id' CBFS file for indicating
245 board type.
246
David Hendricks627b3bd2014-11-03 17:42:09 -0800247config RAM_CODE_SUPPORT
Vladimir Serbinenko8ef9c562015-05-30 22:55:44 +0200248 bool
David Hendricks627b3bd2014-11-03 17:42:09 -0800249 help
250 If enabled, coreboot discovers RAM configuration (value obtained by
251 reading board straps) and stores it in coreboot table.
252
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400253config BOOTSPLASH_IMAGE
254 bool "Add a bootsplash image"
255 help
256 Select this option if you have a bootsplash image that you would
257 like to add to your ROM.
258
259 This will only add the image to the ROM. To actually run it check
260 options under 'Display' section.
261
262config BOOTSPLASH_FILE
263 string "Bootsplash path and filename"
264 depends on BOOTSPLASH_IMAGE
Martin Roth75e5cb72016-12-15 15:05:37 -0700265 # Default value set at the end of the file
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400266 help
267 The path and filename of the file to use as graphical bootsplash
268 screen. The file format has to be jpg.
269
Uwe Hermannc04be932009-10-05 13:55:28 +0000270endmenu
271
Martin Roth026e4dc2015-06-19 23:17:15 -0600272menu "Mainboard"
273
Stefan Reinauera48ca842015-04-04 01:58:28 +0200274source "src/mainboard/Kconfig"
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000275
Marshall Dawsone9375132016-09-04 08:38:33 -0600276config DEVICETREE
277 string
278 default "devicetree.cb"
279 help
280 This symbol allows mainboards to select a different file under their
281 mainboard directory for the devicetree.cb file. This allows the board
282 variants that need different devicetrees to be in the same directory.
283
284 Examples: "devicetree.variant.cb"
285 "variant/devicetree.cb"
286
Martin Roth026e4dc2015-06-19 23:17:15 -0600287config CBFS_SIZE
288 hex "Size of CBFS filesystem in ROM"
Martin Roth75e5cb72016-12-15 15:05:37 -0700289 # Default value set at the end of the file
Martin Roth026e4dc2015-06-19 23:17:15 -0600290 help
291 This is the part of the ROM actually managed by CBFS, located at the
292 end of the ROM (passed through cbfstool -o) on x86 and at at the start
293 of the ROM (passed through cbfstool -s) everywhere else. It defaults
294 to span the whole ROM on all but Intel systems that use an Intel Firmware
295 Descriptor. It can be overridden to make coreboot live alongside other
296 components like ChromeOS's vboot/FMAP or Intel's IFD / ME / TXE
297 binaries.
298
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200299config FMDFILE
300 string "fmap description file in fmd format"
Patrick Georgi5d7ab392015-12-12 00:23:15 +0100301 default "src/mainboard/$(CONFIG_MAINBOARD_DIR)/chromeos.fmd" if CHROMEOS
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200302 default ""
303 help
304 The build system creates a default FMAP from ROM_SIZE and CBFS_SIZE,
305 but in some cases more complex setups are required.
306 When an fmd is specified, it overrides the default format.
307
Vadim Bendebury26588702016-06-02 20:43:19 -0700308config MAINBOARD_HAS_TPM2
309 bool
310 default n
311 help
312 There is a TPM device installed on the mainboard, and it is
313 compliant with version 2 TCG TPM specification. Could be connected
314 over LPC, SPI or I2C.
315
Martin Rothda1ca202015-12-26 16:51:16 -0700316endmenu
317
Martin Rothb09a5692016-01-24 19:38:33 -0700318# load site-local kconfig to allow user specific defaults and overrides
319source "site-local/Kconfig"
320
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200321config SYSTEM_TYPE_LAPTOP
Martin Roth595e7772015-04-26 18:53:26 -0600322 default n
323 bool
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200324
Werner Zehc0fb3612016-01-14 15:08:36 +0100325config CBFS_AUTOGEN_ATTRIBUTES
326 default n
327 bool
328 help
329 If this option is selected, every file in cbfs which has a constraint
330 regarding position or alignment will get an additional file attribute
331 which describes this constraint.
332
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000333menu "Chipset"
334
Duncan Lauried2119762015-06-08 18:11:56 -0700335comment "SoC"
336source "src/soc/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000337comment "CPU"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200338source "src/cpu/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000339comment "Northbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200340source "src/northbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000341comment "Southbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200342source "src/southbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000343comment "Super I/O"
Omar Pakker57603e22016-07-29 23:31:45 +0200344source "src/superio/*/*/Kconfig"
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000345comment "Embedded Controllers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200346source "src/ec/acpi/Kconfig"
347source "src/ec/*/*/Kconfig"
Stefan Reinauer86ddd732016-03-11 20:22:28 -0800348# FIXME move to vendorcode
Marc Jones78687972015-04-22 23:16:31 -0600349source "src/drivers/intel/fsp1_0/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000350
Martin Roth59aa2b12015-06-20 16:17:12 -0600351source "src/southbridge/intel/common/firmware/Kconfig"
Furquan Shaikh2a12e2e2016-07-25 11:48:03 -0700352source "src/vboot/Kconfig"
Martin Rothe1523ec2015-06-19 22:30:43 -0600353source "src/vendorcode/*/Kconfig"
Martin Roth59aa2b12015-06-20 16:17:12 -0600354
Martin Rothe1523ec2015-06-19 22:30:43 -0600355source "src/arch/*/Kconfig"
356
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000357endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000358
Stefan Reinauera48ca842015-04-04 01:58:28 +0200359source "src/device/Kconfig"
Stefan Reinauer95a63962012-11-13 17:00:01 -0800360
Rudolf Marekd9c25492010-05-16 15:31:53 +0000361menu "Generic Drivers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200362source "src/drivers/*/Kconfig"
Stefan Reinauer86ddd732016-03-11 20:22:28 -0800363source "src/drivers/*/*/Kconfig"
Lee Leahy48dbc662017-05-08 16:56:03 -0700364source "src/commonlib/storage/Kconfig"
Rudolf Marekd9c25492010-05-16 15:31:53 +0000365endmenu
366
Martin Roth09210a12016-05-17 11:28:23 -0600367source "src/acpi/Kconfig"
368
Aaron Durbin4a36c4e2016-08-11 11:02:26 -0500369# This option is for the current boards/chipsets where SPI flash
370# is not the boot device. Currently nearly all boards/chipsets assume
371# SPI flash is the boot device.
372config BOOT_DEVICE_NOT_SPI_FLASH
373 bool
374 default n
375
376config BOOT_DEVICE_SPI_FLASH
377 bool
378 default y if !BOOT_DEVICE_NOT_SPI_FLASH
379 default n
380
Aaron Durbin16c173f2016-08-11 14:04:10 -0500381config BOOT_DEVICE_MEMORY_MAPPED
382 bool
383 default y if ARCH_X86 && BOOT_DEVICE_SPI_FLASH
384 default n
385 help
386 Inform system if SPI is memory-mapped or not.
387
Aaron Durbine8e118d2016-08-12 15:00:10 -0500388config BOOT_DEVICE_SUPPORTS_WRITES
389 bool
390 default n
391 help
392 Indicate that the platform has writable boot device
393 support.
394
Patrick Georgi0770f252015-04-22 13:28:21 +0200395config RTC
396 bool
397 default n
398
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700399config TPM
400 bool
401 default n
Vadim Bendebury26588702016-06-02 20:43:19 -0700402 select LPC_TPM if MAINBOARD_HAS_LPC_TPM
403 select I2C_TPM if !MAINBOARD_HAS_LPC_TPM && !SPI_TPM
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700404 help
405 Enable this option to enable TPM support in coreboot.
406
407 If unsure, say N.
408
Vadim Bendebury26588702016-06-02 20:43:19 -0700409config TPM2
410 bool
411 select LPC_TPM if MAINBOARD_HAS_LPC_TPM
412 select I2C_TPM if !MAINBOARD_HAS_LPC_TPM && !SPI_TPM
413 help
414 Enable this option to enable TPM2 support in coreboot.
415
416 If unsure, say N.
417
Vadim Bendeburyb9126fe2017-03-22 16:16:34 -0700418config POWER_OFF_ON_CR50_UPDATE
419 bool
420 help
421 Power off machine while waiting for CR50 update to take effect.
422
Aaron Durbin8bc896f2017-04-19 10:19:38 -0500423config MAINBOARD_HAS_TPM_CR50
424 bool
425 default y if MAINBOARD_HAS_SPI_TPM_CR50 || MAINBOARD_HAS_I2C_TPM_CR50
426 default n
427 select MAINBOARD_HAS_TPM2
Vadim Bendeburyb9126fe2017-03-22 16:16:34 -0700428 select POWER_OFF_ON_CR50_UPDATE if ARCH_X86
Aaron Durbin8bc896f2017-04-19 10:19:38 -0500429
Patrick Georgi0588d192009-08-12 15:00:51 +0000430config HEAP_SIZE
431 hex
Myles Watson04000f42009-10-16 19:12:49 +0000432 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000433
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700434config STACK_SIZE
435 hex
Julius Werner66a476a2015-10-12 16:45:21 -0700436 default 0x1000 if ARCH_X86
437 default 0x0
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700438
Patrick Georgi0588d192009-08-12 15:00:51 +0000439config MAX_CPUS
440 int
441 default 1
442
Stefan Reinauera48ca842015-04-04 01:58:28 +0200443source "src/console/Kconfig"
Patrick Georgi0588d192009-08-12 15:00:51 +0000444
445config HAVE_ACPI_RESUME
446 bool
447 default n
448
Kyösti Mälkki9d6f3652016-06-28 07:38:46 +0300449config ACPI_HUGE_LOWMEM_BACKUP
450 bool
Kyösti Mälkki43e9c932016-11-10 11:50:21 +0200451 default n
Kyösti Mälkki9d6f3652016-06-28 07:38:46 +0300452 help
453 On S3 resume path, backup low memory from RAMBASE..RAMTOP in CBMEM.
454
Aaron Durbin87c9fae2016-01-22 15:26:04 -0600455config RESUME_PATH_SAME_AS_BOOT
456 bool
457 default y if ARCH_X86
458 depends on HAVE_ACPI_RESUME
459 help
460 This option indicates that when a system resumes it takes the
461 same path as a regular boot. e.g. an x86 system runs from the
462 reset vector at 0xfffffff0 on both resume and warm/cold boot.
463
Patrick Georgi0588d192009-08-12 15:00:51 +0000464config HAVE_HARD_RESET
465 bool
Uwe Hermann748475b2009-10-09 11:47:21 +0000466 default n
Patrick Georgi37bdb872010-02-27 08:39:04 +0000467 help
468 This variable specifies whether a given board has a hard_reset
469 function, no matter if it's provided by board code or chipset code.
470
Timothy Pearson44d53422015-05-18 16:04:10 -0500471config HAVE_ROMSTAGE_CONSOLE_SPINLOCK
472 bool
Kyösti Mälkkib5664de2016-07-08 13:33:00 +0300473 depends on EARLY_CBMEM_INIT
Timothy Pearson44d53422015-05-18 16:04:10 -0500474 default n
475
Timothy Pearson7b22d842015-08-28 19:52:05 -0500476config HAVE_ROMSTAGE_NVRAM_CBFS_SPINLOCK
477 bool
Kyösti Mälkkib5664de2016-07-08 13:33:00 +0300478 depends on EARLY_CBMEM_INIT
Timothy Pearson7b22d842015-08-28 19:52:05 -0500479 default n
480 help
481 This should be enabled on certain plaforms, such as the AMD
482 SR565x, that cannot handle concurrent CBFS accesses from
483 multiple APs during early startup.
484
Timothy Pearsonc764c742015-08-28 20:48:17 -0500485config HAVE_ROMSTAGE_MICROCODE_CBFS_SPINLOCK
486 bool
Kyösti Mälkkib5664de2016-07-08 13:33:00 +0300487 depends on EARLY_CBMEM_INIT
Timothy Pearsonc764c742015-08-28 20:48:17 -0500488 default n
489
Aaron Durbina4217912013-04-29 22:31:51 -0500490config HAVE_MONOTONIC_TIMER
491 def_bool n
492 help
493 The board/chipset provides a monotonic timer.
494
Aaron Durbine5e36302014-09-25 10:05:15 -0500495config GENERIC_UDELAY
496 def_bool n
497 depends on HAVE_MONOTONIC_TIMER
498 help
499 The board/chipset uses a generic udelay function utilizing the
500 monotonic timer.
501
Aaron Durbin340ca912013-04-30 09:58:12 -0500502config TIMER_QUEUE
503 def_bool n
504 depends on HAVE_MONOTONIC_TIMER
505 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300506 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500507
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500508config COOP_MULTITASKING
509 def_bool n
Aaron Durbin38c326d2013-05-06 12:22:23 -0500510 depends on TIMER_QUEUE && ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500511 help
512 Cooperative multitasking allows callbacks to be multiplexed on the
513 main thread of ramstage. With this enabled it allows for multiple
514 execution paths to take place when they have udelay() calls within
515 their code.
516
517config NUM_THREADS
518 int
519 default 4
520 depends on COOP_MULTITASKING
521 help
522 How many execution threads to cooperatively multitask with.
523
Patrick Georgi0588d192009-08-12 15:00:51 +0000524config HAVE_OPTION_TABLE
525 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000526 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000527 help
528 This variable specifies whether a given board has a cmos.layout
529 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000530 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000531
Patrick Georgi0588d192009-08-12 15:00:51 +0000532config PIRQ_ROUTE
533 bool
534 default n
535
536config HAVE_SMI_HANDLER
537 bool
538 default n
539
540config PCI_IO_CFG_EXT
541 bool
542 default n
543
544config IOAPIC
545 bool
546 default n
547
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200548config CACHE_ROM_SIZE_OVERRIDE
Stefan Reinauer5b635792012-08-16 14:05:42 -0700549 hex
Martin Roth3b878122016-09-30 14:43:01 -0600550 default 0x0
Stefan Reinauer5b635792012-08-16 14:05:42 -0700551
Myles Watson45bb25f2009-09-22 18:49:08 +0000552config USE_WATCHDOG_ON_BOOT
553 bool
554 default n
555
Myles Watson45bb25f2009-09-22 18:49:08 +0000556config GFXUMA
557 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000558 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000559 help
560 Enable Unified Memory Architecture for graphics.
561
Myles Watsonb8e20272009-10-15 13:35:47 +0000562config HAVE_ACPI_TABLES
563 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000564 help
565 This variable specifies whether a given board has ACPI table support.
566 It is usually set in mainboard/*/Kconfig.
Myles Watsonb8e20272009-10-15 13:35:47 +0000567
568config HAVE_MP_TABLE
569 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000570 help
571 This variable specifies whether a given board has MP table support.
572 It is usually set in mainboard/*/Kconfig.
573 Whether or not the MP table is actually generated by coreboot
574 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000575
576config HAVE_PIRQ_TABLE
577 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000578 help
579 This variable specifies whether a given board has PIRQ table support.
580 It is usually set in mainboard/*/Kconfig.
581 Whether or not the PIRQ table is actually generated by coreboot
582 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000583
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -0500584config MAX_PIRQ_LINKS
585 int
586 default 4
587 help
588 This variable specifies the number of PIRQ interrupt links which are
589 routable. On most chipsets, this is 4, INTA through INTD. Some
590 chipsets offer more than four links, commonly up to INTH. They may
591 also have a separate link for ATA or IOAPIC interrupts. When the PIRQ
592 table specifies links greater than 4, pirq_route_irqs will not
593 function properly, unless this variable is correctly set.
594
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200595config COMMON_FADT
596 bool
597 default n
598
Aaron Durbin9420a522015-11-17 16:31:00 -0600599config ACPI_NHLT
600 bool
601 default n
602 help
603 Build support for NHLT (non HD Audio) ACPI table generation.
604
Myles Watsond73c1b52009-10-26 15:14:07 +0000605#These Options are here to avoid "undefined" warnings.
606#The actual selection and help texts are in the following menu.
607
Uwe Hermann168b11b2009-10-07 16:15:40 +0000608menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000609
Myles Watsonb8e20272009-10-15 13:35:47 +0000610config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800611 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
612 bool
613 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000614 help
615 Generate an MP table (conforming to the Intel MultiProcessor
616 specification 1.4) for this board.
617
618 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000619
Myles Watsonb8e20272009-10-15 13:35:47 +0000620config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800621 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
622 bool
623 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000624 help
625 Generate a PIRQ table for this board.
626
627 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000628
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200629config GENERATE_SMBIOS_TABLES
630 depends on ARCH_X86
631 bool "Generate SMBIOS tables"
632 default y
633 help
634 Generate SMBIOS tables for this board.
635
636 If unsure, say Y.
637
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200638config SMBIOS_PROVIDED_BY_MOBO
639 bool
640 default n
641
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200642config MAINBOARD_SERIAL_NUMBER
643 string "SMBIOS Serial Number"
644 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200645 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200646 default "123456789"
Martin Roth595e7772015-04-26 18:53:26 -0600647 help
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200648 The Serial Number to store in SMBIOS structures.
649
650config MAINBOARD_VERSION
651 string "SMBIOS Version Number"
652 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200653 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200654 default "1.0"
655 help
656 The Version Number to store in SMBIOS structures.
657
658config MAINBOARD_SMBIOS_MANUFACTURER
659 string "SMBIOS Manufacturer"
660 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200661 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200662 default MAINBOARD_VENDOR
663 help
664 Override the default Manufacturer stored in SMBIOS structures.
665
666config MAINBOARD_SMBIOS_PRODUCT_NAME
667 string "SMBIOS Product name"
668 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200669 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200670 default MAINBOARD_PART_NUMBER
671 help
672 Override the default Product name stored in SMBIOS structures.
673
Myles Watson45bb25f2009-09-22 18:49:08 +0000674endmenu
675
Martin Roth21c06502016-02-04 19:52:27 -0700676source "payloads/Kconfig"
Peter Stugea758ca22009-09-17 16:21:31 +0000677
Uwe Hermann168b11b2009-10-07 16:15:40 +0000678menu "Debugging"
679
680# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000681config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000682 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200683 default n
Denis 'GNUtoo' Carikli3747ba12015-12-10 22:04:56 +0100684 depends on CONSOLE_SERIAL
Patrick Georgi0588d192009-08-12 15:00:51 +0000685 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000686 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000687 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000688
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200689config GDB_WAIT
Denis 'GNUtoo' Carikli7d234f22015-12-10 21:58:52 +0100690 bool "Wait for a GDB connection in the ramstage"
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200691 default n
692 depends on GDB_STUB
693 help
Denis 'GNUtoo' Carikli7d234f22015-12-10 21:58:52 +0100694 If enabled, coreboot will wait for a GDB connection in the ramstage.
695
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200696
Julius Wernerd82e0cf2015-02-17 17:27:23 -0800697config FATAL_ASSERTS
698 bool "Halt when hitting a BUG() or assertion error"
699 default n
700 help
701 If enabled, coreboot will call hlt() on a BUG() or failed ASSERT().
702
Stefan Reinauerfe422182012-05-02 16:33:18 -0700703config DEBUG_CBFS
704 bool "Output verbose CBFS debug messages"
705 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700706 help
707 This option enables additional CBFS related debug messages.
708
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000709config HAVE_DEBUG_RAM_SETUP
710 def_bool n
711
Uwe Hermann01ce6012010-03-05 10:03:50 +0000712config DEBUG_RAM_SETUP
713 bool "Output verbose RAM init debug messages"
714 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000715 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000716 help
717 This option enables additional RAM init related debug messages.
718 It is recommended to enable this when debugging issues on your
719 board which might be RAM init related.
720
721 Note: This option will increase the size of the coreboot image.
722
723 If unsure, say N.
724
Patrick Georgie82618d2010-10-01 14:50:12 +0000725config HAVE_DEBUG_CAR
726 def_bool n
727
Peter Stuge5015f792010-11-10 02:00:32 +0000728config DEBUG_CAR
729 def_bool n
730 depends on HAVE_DEBUG_CAR
731
732if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
Uwe Hermanna953f372010-11-10 00:14:32 +0000733# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
734# printk(BIOS_DEBUG, ...) calls.
Patrick Georgie82618d2010-10-01 14:50:12 +0000735config DEBUG_CAR
736 bool "Output verbose Cache-as-RAM debug messages"
737 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000738 depends on HAVE_DEBUG_CAR
Patrick Georgie82618d2010-10-01 14:50:12 +0000739 help
740 This option enables additional CAR related debug messages.
Peter Stuge5015f792010-11-10 02:00:32 +0000741endif
Patrick Georgie82618d2010-10-01 14:50:12 +0000742
Myles Watson80e914ff2010-06-01 19:25:31 +0000743config DEBUG_PIRQ
744 bool "Check PIRQ table consistency"
745 default n
746 depends on GENERATE_PIRQ_TABLE
747 help
748 If unsure, say N.
749
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000750config HAVE_DEBUG_SMBUS
751 def_bool n
752
Uwe Hermann01ce6012010-03-05 10:03:50 +0000753config DEBUG_SMBUS
754 bool "Output verbose SMBus debug messages"
755 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000756 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000757 help
758 This option enables additional SMBus (and SPD) debug messages.
759
760 Note: This option will increase the size of the coreboot image.
761
762 If unsure, say N.
763
764config DEBUG_SMI
765 bool "Output verbose SMI debug messages"
766 default n
767 depends on HAVE_SMI_HANDLER
Martin Roth3a543182015-09-28 15:27:24 -0600768 select SPI_FLASH_SMM if SPI_CONSOLE
Uwe Hermann01ce6012010-03-05 10:03:50 +0000769 help
770 This option enables additional SMI related debug messages.
771
772 Note: This option will increase the size of the coreboot image.
773
774 If unsure, say N.
775
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +0000776config DEBUG_SMM_RELOCATION
777 bool "Debug SMM relocation code"
778 default n
779 depends on HAVE_SMI_HANDLER
780 help
781 This option enables additional SMM handler relocation related
782 debug messages.
783
784 Note: This option will increase the size of the coreboot image.
785
786 If unsure, say N.
787
Uwe Hermanna953f372010-11-10 00:14:32 +0000788# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
789# printk(BIOS_DEBUG, ...) calls.
790config DEBUG_MALLOC
Stefan Reinauer95a63962012-11-13 17:00:01 -0800791 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
792 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000793 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000794 help
795 This option enables additional malloc related debug messages.
796
797 Note: This option will increase the size of the coreboot image.
798
799 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300800
801# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
802# printk(BIOS_DEBUG, ...) calls.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300803config DEBUG_ACPI
Stefan Reinauer95a63962012-11-13 17:00:01 -0800804 prompt "Output verbose ACPI debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
805 bool
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300806 default n
807 help
808 This option enables additional ACPI related debug messages.
809
810 Note: This option will slightly increase the size of the coreboot image.
811
812 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300813
Uwe Hermanna953f372010-11-10 00:14:32 +0000814# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
815# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000816config REALMODE_DEBUG
Stefan Reinauer95a63962012-11-13 17:00:01 -0800817 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
818 bool
Myles Watson6c9bc012010-09-07 22:30:15 +0000819 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000820 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +0000821 help
822 This option enables additional x86emu related debug messages.
823
824 Note: This option will increase the time to emulate a ROM.
825
826 If unsure, say N.
827
Uwe Hermann01ce6012010-03-05 10:03:50 +0000828config X86EMU_DEBUG
829 bool "Output verbose x86emu debug messages"
830 default n
831 depends on PCI_OPTION_ROM_RUN_YABEL
832 help
833 This option enables additional x86emu related debug messages.
834
835 Note: This option will increase the size of the coreboot image.
836
837 If unsure, say N.
838
839config X86EMU_DEBUG_JMP
840 bool "Trace JMP/RETF"
841 default n
842 depends on X86EMU_DEBUG
843 help
844 Print information about JMP and RETF opcodes from x86emu.
845
846 Note: This option will increase the size of the coreboot image.
847
848 If unsure, say N.
849
850config X86EMU_DEBUG_TRACE
851 bool "Trace all opcodes"
852 default n
853 depends on X86EMU_DEBUG
854 help
855 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +0000856
Uwe Hermann01ce6012010-03-05 10:03:50 +0000857 WARNING: This will produce a LOT of output and take a long time.
858
859 Note: This option will increase the size of the coreboot image.
860
861 If unsure, say N.
862
863config X86EMU_DEBUG_PNP
864 bool "Log Plug&Play accesses"
865 default n
866 depends on X86EMU_DEBUG
867 help
868 Print Plug And Play accesses made by option ROMs.
869
870 Note: This option will increase the size of the coreboot image.
871
872 If unsure, say N.
873
874config X86EMU_DEBUG_DISK
875 bool "Log Disk I/O"
876 default n
877 depends on X86EMU_DEBUG
878 help
879 Print Disk I/O related messages.
880
881 Note: This option will increase the size of the coreboot image.
882
883 If unsure, say N.
884
885config X86EMU_DEBUG_PMM
886 bool "Log PMM"
887 default n
888 depends on X86EMU_DEBUG
889 help
890 Print messages related to POST Memory Manager (PMM).
891
892 Note: This option will increase the size of the coreboot image.
893
894 If unsure, say N.
895
896
897config X86EMU_DEBUG_VBE
898 bool "Debug VESA BIOS Extensions"
899 default n
900 depends on X86EMU_DEBUG
901 help
902 Print messages related to VESA BIOS Extension (VBE) functions.
903
904 Note: This option will increase the size of the coreboot image.
905
906 If unsure, say N.
907
908config X86EMU_DEBUG_INT10
909 bool "Redirect INT10 output to console"
910 default n
911 depends on X86EMU_DEBUG
912 help
913 Let INT10 (i.e. character output) calls print messages to debug output.
914
915 Note: This option will increase the size of the coreboot image.
916
917 If unsure, say N.
918
919config X86EMU_DEBUG_INTERRUPTS
920 bool "Log intXX calls"
921 default n
922 depends on X86EMU_DEBUG
923 help
924 Print messages related to interrupt handling.
925
926 Note: This option will increase the size of the coreboot image.
927
928 If unsure, say N.
929
930config X86EMU_DEBUG_CHECK_VMEM_ACCESS
931 bool "Log special memory accesses"
932 default n
933 depends on X86EMU_DEBUG
934 help
935 Print messages related to accesses to certain areas of the virtual
936 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
937
938 Note: This option will increase the size of the coreboot image.
939
940 If unsure, say N.
941
942config X86EMU_DEBUG_MEM
943 bool "Log all memory accesses"
944 default n
945 depends on X86EMU_DEBUG
946 help
947 Print memory accesses made by option ROM.
948 Note: This also includes accesses to fetch instructions.
949
950 Note: This option will increase the size of the coreboot image.
951
952 If unsure, say N.
953
954config X86EMU_DEBUG_IO
955 bool "Log IO accesses"
956 default n
957 depends on X86EMU_DEBUG
958 help
959 Print I/O accesses made by option ROM.
960
961 Note: This option will increase the size of the coreboot image.
962
963 If unsure, say N.
964
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +0200965config X86EMU_DEBUG_TIMINGS
966 bool "Output timing information"
967 default n
968 depends on X86EMU_DEBUG && UDELAY_LAPIC && HAVE_MONOTONIC_TIMER
969 help
970 Print timing information needed by i915tool.
971
972 If unsure, say N.
973
Stefan Reinauerdfb098d2011-11-17 12:50:54 -0800974config DEBUG_TPM
975 bool "Output verbose TPM debug messages"
976 default n
Vadim Bendebury26588702016-06-02 20:43:19 -0700977 depends on TPM || TPM2
Stefan Reinauerdfb098d2011-11-17 12:50:54 -0800978 help
979 This option enables additional TPM related debug messages.
980
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700981config DEBUG_SPI_FLASH
982 bool "Output verbose SPI flash debug messages"
983 default n
984 depends on SPI_FLASH
985 help
986 This option enables additional SPI flash related debug messages.
987
Kyösti Mälkki3be80cc2013-06-06 10:46:37 +0300988config DEBUG_USBDEBUG
989 bool "Output verbose USB 2.0 EHCI debug dongle messages"
990 default n
991 depends on USBDEBUG
992 help
993 This option enables additional USB 2.0 debug dongle related messages.
994
995 Select this to debug the connection of usbdebug dongle. Note that
996 you need some other working console to receive the messages.
997
Stefan Reinauer8e073822012-04-04 00:07:22 +0200998if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
999# Only visible with the right southbridge and loglevel.
1000config DEBUG_INTEL_ME
1001 bool "Verbose logging for Intel Management Engine"
1002 default n
1003 help
1004 Enable verbose logging for Intel Management Engine driver that
1005 is present on Intel 6-series chipsets.
1006endif
1007
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001008config TRACE
1009 bool "Trace function calls"
1010 default n
1011 help
1012 If enabled, every function will print information to console once
1013 the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd)
1014 the 0xaaaabbbb is the actual function and 0xccccdddd is EIP
Ben Gardner8420ad42015-11-18 10:46:53 -06001015 of calling function. Please note some printk related functions
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001016 are omitted from trace to have good looking console dumps.
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001017
1018config DEBUG_COVERAGE
1019 bool "Debug code coverage"
1020 default n
1021 depends on COVERAGE
1022 help
1023 If enabled, the code coverage hooks in coreboot will output some
1024 information about the coverage data that is dumped.
1025
Jonathan Neuschäferfc04f9b2016-06-29 21:59:32 +02001026config DEBUG_BOOT_STATE
1027 bool "Debug boot state machine"
1028 default n
1029 help
1030 Control debugging of the boot state machine. When selected displays
1031 the state boundaries in ramstage.
1032
Jonathan Neuschäfer538e4462016-08-22 19:37:15 +02001033config DEBUG_PRINT_PAGE_TABLES
1034 bool "Print the page tables after construction"
1035 default n
1036 depends on ARCH_RISCV
1037 help
1038 After the page tables have been built, print them on the debug
1039 console.
1040
Nico Hubere84e6252016-10-05 17:43:56 +02001041config DEBUG_ADA_CODE
1042 bool "Compile debug code in Ada sources"
1043 default n
1044 help
1045 Add the compiler switch `-gnata` to compile code guarded by
1046 `pragma Debug`.
1047
Uwe Hermann168b11b2009-10-07 16:15:40 +00001048endmenu
1049
Martin Roth8e4aafb2016-12-15 15:25:15 -07001050
1051###############################################################################
1052# Set variables with no prompt - these can be set anywhere, and putting at
1053# the end of this file gives the most flexibility.
Nico Huber3db76532017-05-18 18:07:34 +02001054
1055source "src/lib/Kconfig"
1056
Myles Watsond73c1b52009-10-26 15:14:07 +00001057config ENABLE_APIC_EXT_ID
1058 bool
1059 default n
Myles Watson2e672732009-11-12 16:38:03 +00001060
1061config WARNINGS_ARE_ERRORS
1062 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001063 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001064
Peter Stuge51eafde2010-10-13 06:23:02 +00001065# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1066# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1067# mutually exclusive. One of these options must be selected in the
1068# mainboard Kconfig if the chipset supports enabling and disabling of
1069# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1070# in mainboard/Kconfig to know if the button should be enabled or not.
1071
1072config POWER_BUTTON_DEFAULT_ENABLE
1073 def_bool n
1074 help
1075 Select when the board has a power button which can optionally be
1076 disabled by the user.
1077
1078config POWER_BUTTON_DEFAULT_DISABLE
1079 def_bool n
1080 help
1081 Select when the board has a power button which can optionally be
1082 enabled by the user, e.g. when the board ships with a jumper over
1083 the power switch contacts.
1084
1085config POWER_BUTTON_FORCE_ENABLE
1086 def_bool n
1087 help
1088 Select when the board requires that the power button is always
1089 enabled.
1090
1091config POWER_BUTTON_FORCE_DISABLE
1092 def_bool n
1093 help
1094 Select when the board requires that the power button is always
1095 disabled, e.g. when it has been hardwired to ground.
1096
1097config POWER_BUTTON_IS_OPTIONAL
1098 bool
1099 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1100 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1101 help
1102 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001103
1104config REG_SCRIPT
1105 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001106 default n
1107 help
1108 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001109
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001110config MAX_REBOOT_CNT
1111 int
1112 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001113 help
1114 Internal option that sets the maximum number of bootblock executions allowed
1115 with the normal image enabled before assuming the normal image is defective
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001116 and switching to the fallback image.
Martin Roth59ff3402016-02-09 09:06:46 -07001117
Lee Leahyfc3741f2016-05-26 17:12:17 -07001118config CREATE_BOARD_CHECKLIST
1119 bool
1120 default n
1121 help
1122 When selected, creates a webpage showing the implementation status for
1123 the board. Routines highlighted in green are complete, yellow are
1124 optional and red are required and must be implemented. A table is
1125 produced for each stage of the boot process except the bootblock. The
1126 red items may be used as an implementation checklist for the board.
1127
1128config MAKE_CHECKLIST_PUBLIC
1129 bool
1130 default n
1131 help
1132 When selected, build/$(CONFIG_MAINBOARD_PART_NUMBER)_checklist.html
1133 is copied into the Documentation/$(CONFIG_MAINBOARD_VENDOR)/Board
1134 directory.
1135
1136config CHECKLIST_DATA_FILE_LOCATION
1137 string
1138 help
1139 Location of the <stage>_complete.dat and <stage>_optional.dat files
1140 that are consumed during checklist processing. <stage>_complete.dat
1141 contains the symbols that are expected to be in the resulting image.
1142 <stage>_optional.dat is a subset of <stage>_complete.dat and contains
1143 a list of weak symbols which the resulting image may consume. Other
1144 symbols contained only in <stage>_complete.dat will be flagged as
1145 required and not implemented if a weak implementation is found in the
1146 resulting image.
Nico Hubere0ed9022016-10-07 12:58:17 +02001147
1148config RAMSTAGE_ADA
1149 def_bool n
1150 help
1151 Selected by features that use Ada code in ramstage.
Nico Huberc83239e2016-10-05 17:46:49 +02001152
1153config RAMSTAGE_LIBHWBASE
1154 def_bool n
1155 select RAMSTAGE_ADA
1156 help
1157 Selected by features that require `libhwbase` in ramstage.
1158
1159config HWBASE_DYNAMIC_MMIO
1160 def_bool y
Martin Roth75e5cb72016-12-15 15:05:37 -07001161
Martin Roth8e4aafb2016-12-15 15:25:15 -07001162config UNCOMPRESSED_RAMSTAGE
1163 bool
1164
1165config NO_XIP_EARLY_STAGES
1166 bool
1167 default n if ARCH_X86
1168 default y
1169 help
1170 Identify if early stages are eXecute-In-Place(XIP).
1171
1172config EARLY_CBMEM_INIT
1173 def_bool !LATE_CBMEM_INIT
1174
1175config EARLY_CBMEM_LIST
1176 bool
1177 default n
1178 help
1179 Enable display of CBMEM during romstage and postcar.
1180
1181config RELOCATABLE_MODULES
1182 bool
1183 help
1184 If RELOCATABLE_MODULES is selected then support is enabled for
1185 building relocatable modules in the RAM stage. Those modules can be
1186 loaded anywhere and all the relocations are handled automatically.
1187
1188config NO_STAGE_CACHE
1189 bool
1190 help
1191 Do not save any component in stage cache for resume path. On resume,
1192 all components would be read back from CBFS again.
1193
1194config GENERIC_GPIO_LIB
1195 bool
1196 help
1197 If enabled, compile the generic GPIO library. A "generic" GPIO
1198 implies configurability usually found on SoCs, particularly the
1199 ability to control internal pull resistors.
1200
1201config GENERIC_SPD_BIN
1202 bool
1203 help
1204 If enabled, add support for adding spd.hex files in cbfs as spd.bin
1205 and locating it runtime to load SPD. Additionally provide provision to
1206 fetch SPD over SMBus.
1207
1208config DIMM_MAX
1209 int
1210 default 4
1211 depends on GENERIC_SPD_BIN
1212 help
1213 Total number of memory DIMM slots available on motherboard.
1214 It is multiplication of number of channel to number of DIMMs per
1215 channel
1216
1217config DIMM_SPD_SIZE
1218 int
1219 default 256
Martin Roth8e4aafb2016-12-15 15:25:15 -07001220 help
1221 Total SPD size that will be used for DIMM.
1222 Ex: DDR3 256, DDR4 512.
1223
1224config BOARD_ID_AUTO
1225 bool
1226 default n
1227 help
1228 Mainboards that can read a board ID from the hardware straps
1229 (ie. GPIO) select this configuration option.
1230
1231config BOARD_ID_MANUAL
1232 bool
1233 default n
1234 depends on !BOARD_ID_AUTO
1235 help
1236 If you want to maintain a board ID, but the hardware does not
1237 have straps to automatically determine the ID, you can say Y
1238 here and add a file named 'board_id' to CBFS. If you don't know
1239 what this is about, say N.
1240
1241config BOOTBLOCK_CUSTOM
1242 # To be selected by arch, SoC or mainboard if it does not want use the normal
1243 # src/lib/bootblock.c#main() C entry point.
1244 bool
1245
1246config C_ENVIRONMENT_BOOTBLOCK
1247 # To be selected by arch or platform if a C environment is available during the
1248 # bootblock. Normally this signifies availability of RW memory (e.g. SRAM).
1249 bool
1250
Martin Roth75e5cb72016-12-15 15:05:37 -07001251###############################################################################
1252# Set default values for symbols created before mainboards. This allows the
1253# option to be displayed in the general menu, but the default to be loaded in
1254# the mainboard if desired.
1255config COMPRESS_RAMSTAGE
1256 default y if !UNCOMPRESSED_RAMSTAGE
1257
1258config COMPRESS_PRERAM_STAGES
1259 depends on !ARCH_X86
1260 default y
1261
1262config INCLUDE_CONFIG_FILE
1263 default y
1264
1265config BOARD_ID_STRING
1266 default "(none)"
1267 depends on BOARD_ID_MANUAL
1268
1269config BOOTSPLASH_FILE
1270 depends on BOOTSPLASH_IMAGE
1271 default "bootsplash.jpg"
1272
1273config CBFS_SIZE
1274 default ROM_SIZE