blob: 9051b437cb225900460b62096585341c06adb69f [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
Martin Roth5c354b92019-04-22 14:55:16 -06002
Martin Roth1f337622019-04-22 16:08:31 -06003config SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06004 bool
Subrata Banik34f26b22022-02-10 12:38:02 +05305 select ACPI_SOC_NVS
6 select ADD_FSP_BINARIES if USE_AMD_BLOBS
Angel Pons8e035e32021-06-22 12:58:20 +02007 select ARCH_X86
Subrata Banik34f26b22022-02-10 12:38:02 +05308 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Raul E Rangelb1a0fce2022-01-11 13:02:07 -07009 select CONSOLE_CBMEM_PRINT_PRE_BOOTBLOCK_CONTENTS if VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel0357ab72020-07-09 12:08:58 -060010 select DRIVERS_USB_PCI_XHCI
Subrata Banik34f26b22022-02-10 12:38:02 +053011 select FSP_COMPRESS_FSP_M_LZMA
12 select FSP_COMPRESS_FSP_S_LZMA
Martin Roth5c354b92019-04-22 14:55:16 -060013 select GENERIC_GPIO_LIB
Felix Helde697fd92021-01-18 15:10:43 +010014 select HAVE_ACPI_TABLES
Subrata Banik34f26b22022-02-10 12:38:02 +053015 select HAVE_CF9_RESET
Furquan Shaikh0eabe132020-04-28 21:57:07 -070016 select HAVE_EM100_SUPPORT
Subrata Banik34f26b22022-02-10 12:38:02 +053017 select HAVE_SMI_HANDLER
18 select IDT_IN_EVERY_STAGE
19 select PARALLEL_MP_AP_WORK
20 select PLATFORM_USES_FSP2_0
21 select PROVIDES_ROM_SHARING
22 select RESET_VECTOR_IN_RAM
23 select RTC
Martin Roth5c354b92019-04-22 14:55:16 -060024 select SOC_AMD_COMMON
Fred Reitberger6f0b5b32022-02-08 11:55:48 -050025 select SOC_AMD_COMMON_BLOCK_ACP_GEN1
Felix Held33c548b2021-01-27 20:34:24 +010026 select SOC_AMD_COMMON_BLOCK_ACPI
27 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Held9ab8a782023-07-14 18:44:13 +020028 select SOC_AMD_COMMON_BLOCK_ACPIMMIO_PM_IO_ACCESS
Felix Held18b51e92021-05-08 01:30:30 +020029 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Felix Held9bb66462023-03-04 02:33:28 +010030 select SOC_AMD_COMMON_BLOCK_ACPI_CPU_POWER_STATE
Eric Lai65b0afe2021-04-09 11:50:48 +080031 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Gleneskf934fae2021-07-20 02:19:58 -070032 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held33c548b2021-01-27 20:34:24 +010033 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held21c46c02021-03-05 00:13:16 +010034 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held33c548b2021-01-27 20:34:24 +010035 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Helda63f8592023-03-24 16:30:55 +010036 select SOC_AMD_COMMON_BLOCK_CPUFREQ_FAM17H_19H
Felix Helddba3fe72021-02-13 01:05:56 +010037 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held784c9c62023-01-31 02:24:27 +010038 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC_DOMAIN
Felix Held33c548b2021-01-27 20:34:24 +010039 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Furquan Shaikh702cf302020-05-09 18:30:51 -070040 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Martin Roth5c354b92019-04-22 14:55:16 -060041 select SOC_AMD_COMMON_BLOCK_HDA
Karthikeyan Ramasubramanian0dbea482021-03-08 23:23:50 -070042 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held556d1cc2022-02-02 22:11:52 +010043 select SOC_AMD_COMMON_BLOCK_I2C_PAD_CTRL
Felix Held33c548b2021-01-27 20:34:24 +010044 select SOC_AMD_COMMON_BLOCK_IOMMU
45 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020046 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Held33c548b2021-01-27 20:34:24 +010047 select SOC_AMD_COMMON_BLOCK_NONCAR
48 select SOC_AMD_COMMON_BLOCK_PCI
Raul E Rangel48314112021-05-10 14:55:11 -060049 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Felix Held0d2c0012021-04-12 23:44:14 +020050 select SOC_AMD_COMMON_BLOCK_PM
51 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held33c548b2021-01-27 20:34:24 +010052 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth7c66d392023-02-02 17:23:46 -070053 select SOC_AMD_COMMON_BLOCK_RESET
Martin Roth5c354b92019-04-22 14:55:16 -060054 select SOC_AMD_COMMON_BLOCK_SATA
Aaron Durbin3d2e18a2020-01-28 11:20:05 -070055 select SOC_AMD_COMMON_BLOCK_SMBUS
Felix Held161d8092020-12-01 18:17:42 +010056 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010057 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held60a46432020-11-12 00:14:16 +010058 select SOC_AMD_COMMON_BLOCK_SMU
Felix Held43529962023-01-12 23:10:22 +010059 select SOC_AMD_COMMON_BLOCK_SMU_SX_ENTRY
Felix Held33c548b2021-01-27 20:34:24 +010060 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held23a398e2023-03-23 23:44:03 +010061 select SOC_AMD_COMMON_BLOCK_SVI2
Felix Held60df7ca2023-03-24 20:33:15 +010062 select SOC_AMD_COMMON_BLOCK_TSC
Felix Held6f8f9c92020-12-09 21:36:56 +010063 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel394c6b02021-02-12 14:37:43 -070064 select SOC_AMD_COMMON_BLOCK_UCODE
Nikolai Vyssotskia289cdd2021-04-28 18:09:29 -050065 select SOC_AMD_COMMON_FSP_DMI_TABLES
Martin Roth7c66d392023-02-02 17:23:46 -070066 select SOC_AMD_SUPPORTS_WARM_RESET
Martin Roth5c354b92019-04-22 14:55:16 -060067 select SSE2
Marshall Dawson00a22082020-01-20 23:05:31 -070068 select UDK_2017_BINDING
Martin Rothbcb610a2022-10-29 13:31:54 -060069 select USE_DDR4
Subrata Banik34f26b22022-02-10 12:38:02 +053070 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
71 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
72 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
73 select X86_AMD_FIXED_MTRRS
74 select X86_INIT_NEED_1_SIPI
Arthur Heymansdf096802022-04-19 21:46:20 +020075 select HAVE_EXP_X86_64_SUPPORT
Elyes Haouas3cd06cc2023-01-05 07:42:24 +010076 help
77 AMD Picasso support
78
79if SOC_AMD_PICASSO
Raul E Rangel394c6b02021-02-12 14:37:43 -070080
Felix Heldc4eb45f2021-02-13 02:36:02 +010081config CHIPSET_DEVICETREE
82 string
83 default "soc/amd/picasso/chipset.cb"
84
Felix Held3cc3d812020-06-17 16:16:08 +020085config FSP_M_FILE
86 string "FSP-M (memory init) binary path and filename"
87 depends on ADD_FSP_BINARIES
88 default "3rdparty/amd_blobs/picasso/PICASSO_M.fd"
89 help
90 The path and filename of the FSP-M binary for this platform.
91
92config FSP_S_FILE
93 string "FSP-S (silicon init) binary path and filename"
94 depends on ADD_FSP_BINARIES
95 default "3rdparty/amd_blobs/picasso/PICASSO_S.fd"
96 help
97 The path and filename of the FSP-S binary for this platform.
98
Furquan Shaikhbc456502020-06-10 16:37:23 -070099config EARLY_RESERVED_DRAM_BASE
100 hex
101 default 0x2000000
102 help
103 This variable defines the base address of the DRAM which is reserved
104 for usage by coreboot in early stages (i.e. before ramstage is up).
105 This memory gets reserved in BIOS tables to ensure that the OS does
106 not use it, thus preventing corruption of OS memory in case of S3
107 resume.
108
109config EARLYRAM_BSP_STACK_SIZE
110 hex
111 default 0x1000
112
113config PSP_APOB_DRAM_ADDRESS
114 hex
115 default 0x2001000
116 help
117 Location in DRAM where the PSP will copy the AGESA PSP Output
118 Block.
119
Fred Reitberger475e2822022-07-14 11:06:30 -0400120config PSP_APOB_DRAM_SIZE
121 hex
122 default 0x10000
123
Furquan Shaikhbc456502020-06-10 16:37:23 -0700124config PSP_SHAREDMEM_BASE
125 hex
126 default 0x2011000 if VBOOT
127 default 0x0
128 help
129 This variable defines the base address in DRAM memory where PSP copies
Kangheui Won6b36c832021-04-21 14:48:14 +1000130 the vboot workbuf. This is used in the linker script to have a static
Furquan Shaikhbc456502020-06-10 16:37:23 -0700131 allocation for the buffer as well as for adding relevant entries in
Kangheui Won6b36c832021-04-21 14:48:14 +1000132 the BIOS directory table for the PSP.
Furquan Shaikhbc456502020-06-10 16:37:23 -0700133
134config PSP_SHAREDMEM_SIZE
135 hex
136 default 0x8000 if VBOOT
137 default 0x0
138 help
139 Sets the maximum size for the PSP to pass the vboot workbuf and
140 any logs or timestamps back to coreboot. This will be copied
141 into main memory by the PSP and will be available when the x86 is
142 started. The workbuf's base depends on the address of the reset
143 vector.
144
Raul E Rangel86302a82022-01-18 15:29:54 -0700145config PRE_X86_CBMEM_CONSOLE_SIZE
146 hex
147 default 0x1600
148 help
149 Size of the CBMEM console used in PSP verstage.
150
Martin Roth5c354b92019-04-22 14:55:16 -0600151config PRERAM_CBMEM_CONSOLE_SIZE
152 hex
153 default 0x1600
154 help
155 Increase this value if preram cbmem console is getting truncated
156
Kangheui Won4020aa72021-05-20 09:56:39 +1000157config CBFS_MCACHE_SIZE
158 hex
159 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
160
Furquan Shaikhbc456502020-06-10 16:37:23 -0700161config C_ENV_BOOTBLOCK_SIZE
162 hex
163 default 0x10000
164 help
165 Sets the size of the bootblock stage that should be loaded in DRAM.
166 This variable controls the DRAM allocation size in linker script
167 for bootblock stage.
168
Furquan Shaikhbc456502020-06-10 16:37:23 -0700169config ROMSTAGE_ADDR
170 hex
171 default 0x2040000
172 help
173 Sets the address in DRAM where romstage should be loaded.
174
175config ROMSTAGE_SIZE
176 hex
177 default 0x80000
178 help
179 Sets the size of DRAM allocation for romstage in linker script.
180
181config FSP_M_ADDR
182 hex
183 default 0x20C0000
184 help
185 Sets the address in DRAM where FSP-M should be loaded. cbfstool
186 performs relocation of FSP-M to this address.
187
188config FSP_M_SIZE
189 hex
Felix Held779eeb22021-09-16 18:11:04 +0200190 default 0xC0000
Furquan Shaikhbc456502020-06-10 16:37:23 -0700191 help
192 Sets the size of DRAM allocation for FSP-M in linker script.
193
194config VERSTAGE_ADDR
195 hex
196 depends on VBOOT_SEPARATE_VERSTAGE
Felix Held779eeb22021-09-16 18:11:04 +0200197 default 0x2180000
Furquan Shaikhbc456502020-06-10 16:37:23 -0700198 help
199 Sets the address in DRAM where verstage should be loaded if running
200 as a separate stage on x86.
201
202config VERSTAGE_SIZE
203 hex
204 depends on VBOOT_SEPARATE_VERSTAGE
205 default 0x80000
206 help
207 Sets the size of DRAM allocation for verstage in linker script if
208 running as a separate stage on x86.
209
Shelley Chen4e9bb332021-10-20 15:43:45 -0700210config ECAM_MMCONF_BASE_ADDRESS
Martin Roth5c354b92019-04-22 14:55:16 -0600211 default 0xF8000000
212
Shelley Chen4e9bb332021-10-20 15:43:45 -0700213config ECAM_MMCONF_BUS_NUMBER
Martin Roth5c354b92019-04-22 14:55:16 -0600214 default 64
215
Raul E Rangel5f52c0e2020-05-13 13:22:48 -0600216config VERSTAGE_ADDR
217 hex
218 default 0x4000000
219
Felix Held1032d222020-11-04 16:19:35 +0100220config MAX_CPUS
221 int
222 default 8
Felix Heldb77387f2021-04-23 22:16:04 +0200223 help
224 Maximum number of threads the platform can have.
Felix Held1032d222020-11-04 16:19:35 +0100225
Martin Roth5c354b92019-04-22 14:55:16 -0600226config VGA_BIOS_ID
227 string
Martin Roth86ba0d72020-02-05 16:46:30 -0700228 default "1002,15d8,c1"
Martin Roth5c354b92019-04-22 14:55:16 -0600229 help
230 The default VGA BIOS PCI vendor/device ID should be set to the
Felix Heldff014422023-02-14 23:07:21 +0100231 result of the map_oprom_vendev_rev() function in graphics.c.
Martin Roth5c354b92019-04-22 14:55:16 -0600232
233config VGA_BIOS_FILE
234 string
Raul E Rangelf39dab12020-05-13 16:46:57 -0600235 default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin"
Martin Roth5c354b92019-04-22 14:55:16 -0600236
Martin Roth86ba0d72020-02-05 16:46:30 -0700237config VGA_BIOS_SECOND
238 def_bool y
239
240config VGA_BIOS_SECOND_ID
241 string
242 default "1002,15dd,c4"
243 help
Felix Held23cae542023-02-28 17:02:50 +0100244 Some Dali and all Pollock APUs need a different VBIOS than some other
245 Dali and all Picasso APUs, but don't always have a different PCI
246 vendor/device IDs, so we need an alternate method to determine the
247 correct video BIOS. In map_oprom_vendev_rev(), we look at the return
248 value of soc_is_raven2() and decide which rom to load.
Martin Roth86ba0d72020-02-05 16:46:30 -0700249
250config VGA_BIOS_SECOND_FILE
251 string
252 default "3rdparty/amd_blobs/picasso/Raven2GenericVbios.bin"
253
254config CHECK_REV_IN_OPROM_NAME
255 bool
256 default y
257 help
258 Select this in the platform BIOS or chipset if the option rom has a
259 revision that needs to be checked when searching CBFS.
260
Martin Roth5c354b92019-04-22 14:55:16 -0600261config S3_VGA_ROM_RUN
262 bool
263 default n
264
265config HEAP_SIZE
266 hex
267 default 0xc0000
268
Martin Roth5c354b92019-04-22 14:55:16 -0600269config SERIRQ_CONTINUOUS_MODE
270 bool
271 default n
272 help
273 Set this option to y for serial IRQ in continuous mode.
274 Otherwise it is in quiet mode.
275
Felix Helde7382992021-01-12 23:05:56 +0100276config CONSOLE_UART_BASE_ADDRESS
277 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
278 hex
279 default 0xfedc9000 if UART_FOR_CONSOLE = 0
280 default 0xfedca000 if UART_FOR_CONSOLE = 1
Felix Heldd614e852021-06-15 21:06:38 +0200281 default 0xfedce000 if UART_FOR_CONSOLE = 2
Felix Helde7382992021-01-12 23:05:56 +0100282 default 0xfedcf000 if UART_FOR_CONSOLE = 3
283
Martin Roth5c354b92019-04-22 14:55:16 -0600284config SMM_TSEG_SIZE
285 hex
Felix Helde22eef72021-02-10 22:22:07 +0100286 default 0x800000 if HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -0600287 default 0x0
288
289config SMM_RESERVED_SIZE
290 hex
Marshall Dawson3e2fabf2020-06-12 10:28:04 -0600291 default 0x180000
Martin Roth5c354b92019-04-22 14:55:16 -0600292
293config SMM_MODULE_STACK_SIZE
294 hex
295 default 0x800
296
Martin Roth5c354b92019-04-22 14:55:16 -0600297config ACPI_BERT
298 bool "Build ACPI BERT Table"
299 default y
300 depends on HAVE_ACPI_TABLES
301 help
302 Report Machine Check errors identified in POST to the OS in an
Marshall Dawson03743b72020-06-18 10:23:48 -0600303 ACPI Boot Error Record Table.
Martin Roth5c354b92019-04-22 14:55:16 -0600304
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700305config ACPI_BERT_SIZE
306 hex
Marshall Dawson03743b72020-06-18 10:23:48 -0600307 default 0x4000 if ACPI_BERT
308 default 0x0
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700309 help
310 Specify the amount of DRAM reserved for gathering the data used to
311 generate the ACPI table.
312
Furquan Shaikh40a38882020-05-01 10:43:48 -0700313config CHROMEOS
Rob Barnes5ac928d2020-07-07 16:16:12 -0600314 select ALWAYS_LOAD_OPROM
315 select ALWAYS_RUN_OPROM
Furquan Shaikh40a38882020-05-01 10:43:48 -0700316
Marshall Dawson62611412019-06-19 11:46:06 -0600317config RO_REGION_ONLY
318 string
Matt DeVillier1e54a182022-10-04 16:34:21 -0500319 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
Marshall Dawson62611412019-06-19 11:46:06 -0600320 default "apu/amdfw"
Martin Roth5c354b92019-04-22 14:55:16 -0600321
Marshall Dawson62611412019-06-19 11:46:06 -0600322config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
323 int
Martin Roth4017de02019-12-16 23:21:05 -0700324 default 150
Marshall Dawson62611412019-06-19 11:46:06 -0600325
Aaron Durbin1d0b99b2020-04-11 11:58:57 -0600326config DISABLE_SPI_FLASH_ROM_SHARING
327 def_bool n
328 help
329 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
330 which indicates a board level ROM transaction request. This
331 removes arbitration with board and assumes the chipset controls
332 the SPI flash bus entirely.
333
Felix Held27b295b2021-03-25 01:20:41 +0100334config DISABLE_KEYBOARD_RESET_PIN
335 bool
336 help
337 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
338 signal. When this pin is used as GPIO and the keyboard reset
339 functionality isn't disabled, configuring it as an output and driving
340 it as 0 will cause a reset.
341
Marshall Dawson00a22082020-01-20 23:05:31 -0700342config FSP_TEMP_RAM_SIZE
343 hex
Marshall Dawson00a22082020-01-20 23:05:31 -0700344 default 0x40000
345 help
346 The amount of coreboot-allocated heap and stack usage by the FSP.
347
Marshall Dawson62611412019-06-19 11:46:06 -0600348menu "PSP Configuration Options"
Martin Roth5c354b92019-04-22 14:55:16 -0600349
Martin Roth5c354b92019-04-22 14:55:16 -0600350config AMD_FWM_POSITION_INDEX
351 int "Firmware Directory Table location (0 to 5)"
352 range 0 5
353 default 0 if BOARD_ROMSIZE_KB_512
354 default 1 if BOARD_ROMSIZE_KB_1024
355 default 2 if BOARD_ROMSIZE_KB_2048
356 default 3 if BOARD_ROMSIZE_KB_4096
357 default 4 if BOARD_ROMSIZE_KB_8192
358 default 5 if BOARD_ROMSIZE_KB_16384
359 help
360 Typically this is calculated by the ROM size, but there may
361 be situations where you want to put the firmware directory
362 table in a different location.
363 0: 512 KB - 0xFFFA0000
364 1: 1 MB - 0xFFF20000
365 2: 2 MB - 0xFFE20000
366 3: 4 MB - 0xFFC20000
367 4: 8 MB - 0xFF820000
368 5: 16 MB - 0xFF020000
369
370comment "AMD Firmware Directory Table set to location for 512KB ROM"
371 depends on AMD_FWM_POSITION_INDEX = 0
372comment "AMD Firmware Directory Table set to location for 1MB ROM"
373 depends on AMD_FWM_POSITION_INDEX = 1
374comment "AMD Firmware Directory Table set to location for 2MB ROM"
375 depends on AMD_FWM_POSITION_INDEX = 2
376comment "AMD Firmware Directory Table set to location for 4MB ROM"
377 depends on AMD_FWM_POSITION_INDEX = 3
378comment "AMD Firmware Directory Table set to location for 8MB ROM"
379 depends on AMD_FWM_POSITION_INDEX = 4
380comment "AMD Firmware Directory Table set to location for 16MB ROM"
381 depends on AMD_FWM_POSITION_INDEX = 5
382
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800383config AMDFW_CONFIG_FILE
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700384 string
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800385 default "src/soc/amd/picasso/fw.cfg"
Martin Roth5c354b92019-04-22 14:55:16 -0600386
Marshall Dawson62611412019-06-19 11:46:06 -0600387config PSP_LOAD_MP2_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700388 bool
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700389 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600390 help
391 Include the MP2 firmwares and configuration into the PSP build.
392
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700393 If unsure, answer 'n'
Marshall Dawson62611412019-06-19 11:46:06 -0600394
395config PSP_LOAD_S0I3_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700396 bool
Furquan Shaikh30bc5b32020-04-23 18:02:53 -0700397 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600398 help
399 Select this item to include the S0i3 file into the PSP build.
400
401config HAVE_PSP_WHITELIST_FILE
402 bool "Include a debug whitelist file in PSP build"
403 default n
404 help
405 Support secured unlock prior to reset using a whitelisted
406 number? This feature requires a signed whitelist image and
407 bootloader from AMD.
408
409 If unsure, answer 'n'
410
411config PSP_WHITELIST_FILE
Martin Roth49b09a02020-02-20 13:54:06 -0700412 string "Debug whitelist file path"
Marshall Dawson62611412019-06-19 11:46:06 -0600413 depends on HAVE_PSP_WHITELIST_FILE
Raul E Rangelf39dab12020-05-13 16:46:57 -0600414 default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin"
Marshall Dawson62611412019-06-19 11:46:06 -0600415
Furquan Shaikh577db022020-04-24 15:52:04 -0700416config PSP_UNLOCK_SECURE_DEBUG
417 bool "Unlock secure debug"
418 default n
419 help
420 Select this item to enable secure debug options in PSP.
421
Martin Rothde498332020-09-01 11:00:28 -0600422config PSP_VERSTAGE_FILE
423 string "Specify the PSP_verstage file path"
424 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600425 default "\$(obj)/psp_verstage.bin"
Martin Rothde498332020-09-01 11:00:28 -0600426 help
427 Add psp_verstage file to the build & PSP Directory Table
428
Martin Rothfe87d762020-09-01 11:04:21 -0600429config PSP_VERSTAGE_SIGNING_TOKEN
430 string "Specify the PSP_verstage Signature Token file path"
431 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
432 default ""
433 help
434 Add psp_verstage signature token to the build & PSP Directory Table
435
Martin Rothfdad5ad2021-04-16 11:36:01 -0600436config PSP_SOFTFUSE_BITS
437 string "PSP Soft Fuse bits to enable"
438 default "28"
439 help
440 Space separated list of Soft Fuse bits to enable.
441 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
442 Bit 15: PSP post code destination: 0=LPC 1=eSPI
443 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
444
445 See #55758 (NDA) for additional bit definitions.
446
Marshall Dawson62611412019-06-19 11:46:06 -0600447endmenu
Martin Roth5c354b92019-04-22 14:55:16 -0600448
Martin Rothc7acf162020-05-28 00:44:50 -0600449config VBOOT
450 select VBOOT_VBNV_CMOS
Martin Rothe7e6c4e2020-07-15 11:54:14 -0600451 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Martin Rothc7acf162020-05-28 00:44:50 -0600452
453config VBOOT_STARTS_BEFORE_BOOTBLOCK
454 def_bool n
455 depends on VBOOT
456 select ARCH_VERSTAGE_ARMV7
457 help
458 Runs verstage on the PSP. Only available on
Jon Murphyc4e90452022-06-28 10:36:23 -0600459 certain ChromeOS branded parts from AMD.
Martin Rothc7acf162020-05-28 00:44:50 -0600460
Martin Roth5632c6b2020-10-28 11:52:30 -0600461config VBOOT_HASH_BLOCK_SIZE
462 hex
463 default 0x9000
464 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
465 help
466 Because the bulk of the time in psp_verstage to hash the RO cbfs is
467 spent in the overhead of doing svc calls, increasing the hash block
468 size significantly cuts the verstage hashing time as seen below.
469
470 4k takes 180ms
471 16k takes 44ms
472 32k takes 33.7ms
473 36k takes 32.5ms
474 There's actually still room for an even bigger stack, but we've
475 reached a point of diminishing returns.
476
Martin Roth50cca762020-08-13 11:06:18 -0600477config CMOS_RECOVERY_BYTE
478 hex
479 default 0x51
480 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
481 help
482 If the workbuf is not passed from the PSP to coreboot, set the
483 recovery flag and reboot. The PSP will read this byte, mark the
484 recovery request in VBNV, and reset the system into recovery mode.
485
486 This is the byte before the default first byte used by VBNV
487 (0x26 + 0x0E - 1)
488
Matt DeVillierf9fea862022-10-04 16:41:28 -0500489if VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth9aa8d112020-06-04 21:31:41 -0600490
491config RWA_REGION_ONLY
492 string
493 default "apu/amdfw_a"
494 help
495 Add a space-delimited list of filenames that should only be in the
496 RW-A section.
497
Matt DeVillierf9fea862022-10-04 16:41:28 -0500498endif # VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
499
500if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
501
Martin Roth9aa8d112020-06-04 21:31:41 -0600502config RWB_REGION_ONLY
503 string
504 default "apu/amdfw_b"
505 help
506 Add a space-delimited list of filenames that should only be in the
507 RW-B section.
508
Martin Roth9aa8d112020-06-04 21:31:41 -0600509endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
510
Martin Roth1f337622019-04-22 16:08:31 -0600511endif # SOC_AMD_PICASSO