blob: 3768cfbcb908057e9aa6f319971f5daff0c705aa [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
Martin Roth5c354b92019-04-22 14:55:16 -06002
Martin Roth1f337622019-04-22 16:08:31 -06003config SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06004 bool
Subrata Banik34f26b22022-02-10 12:38:02 +05305 select ACPI_SOC_NVS
6 select ADD_FSP_BINARIES if USE_AMD_BLOBS
Angel Pons8e035e32021-06-22 12:58:20 +02007 select ARCH_X86
Subrata Banik34f26b22022-02-10 12:38:02 +05308 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Raul E Rangelb1a0fce2022-01-11 13:02:07 -07009 select CONSOLE_CBMEM_PRINT_PRE_BOOTBLOCK_CONTENTS if VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel0357ab72020-07-09 12:08:58 -060010 select DRIVERS_USB_PCI_XHCI
Subrata Banik34f26b22022-02-10 12:38:02 +053011 select FSP_COMPRESS_FSP_M_LZMA
12 select FSP_COMPRESS_FSP_S_LZMA
Martin Roth5c354b92019-04-22 14:55:16 -060013 select GENERIC_GPIO_LIB
Felix Helde697fd92021-01-18 15:10:43 +010014 select HAVE_ACPI_TABLES
Subrata Banik34f26b22022-02-10 12:38:02 +053015 select HAVE_CF9_RESET
Furquan Shaikh0eabe132020-04-28 21:57:07 -070016 select HAVE_EM100_SUPPORT
Subrata Banik34f26b22022-02-10 12:38:02 +053017 select HAVE_SMI_HANDLER
18 select IDT_IN_EVERY_STAGE
19 select PARALLEL_MP_AP_WORK
20 select PLATFORM_USES_FSP2_0
21 select PROVIDES_ROM_SHARING
22 select RESET_VECTOR_IN_RAM
23 select RTC
Martin Roth5c354b92019-04-22 14:55:16 -060024 select SOC_AMD_COMMON
Fred Reitberger6f0b5b32022-02-08 11:55:48 -050025 select SOC_AMD_COMMON_BLOCK_ACP_GEN1
Felix Held33c548b2021-01-27 20:34:24 +010026 select SOC_AMD_COMMON_BLOCK_ACPI
27 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Held9ab8a782023-07-14 18:44:13 +020028 select SOC_AMD_COMMON_BLOCK_ACPIMMIO_PM_IO_ACCESS
Felix Held18b51e92021-05-08 01:30:30 +020029 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Felix Held9bb66462023-03-04 02:33:28 +010030 select SOC_AMD_COMMON_BLOCK_ACPI_CPU_POWER_STATE
Eric Lai65b0afe2021-04-09 11:50:48 +080031 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Gleneskf934fae2021-07-20 02:19:58 -070032 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Heldaab8a222024-01-08 23:30:38 +010033 select SOC_AMD_COMMON_BLOCK_ACPI_MADT
Felix Held33c548b2021-01-27 20:34:24 +010034 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held21c46c02021-03-05 00:13:16 +010035 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held33c548b2021-01-27 20:34:24 +010036 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Helda63f8592023-03-24 16:30:55 +010037 select SOC_AMD_COMMON_BLOCK_CPUFREQ_FAM17H_19H
Felix Helddba3fe72021-02-13 01:05:56 +010038 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held784c9c62023-01-31 02:24:27 +010039 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC_DOMAIN
Felix Held850b6c62023-09-07 16:33:26 +020040 select SOC_AMD_COMMON_BLOCK_EMMC
Felix Helde9a5e822024-01-04 17:37:24 +010041 select SOC_AMD_COMMON_BLOCK_EMMC_SKIP_POWEROFF
Felix Held33c548b2021-01-27 20:34:24 +010042 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Furquan Shaikh702cf302020-05-09 18:30:51 -070043 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Martin Roth5c354b92019-04-22 14:55:16 -060044 select SOC_AMD_COMMON_BLOCK_HDA
Karthikeyan Ramasubramanian0dbea482021-03-08 23:23:50 -070045 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held556d1cc2022-02-02 22:11:52 +010046 select SOC_AMD_COMMON_BLOCK_I2C_PAD_CTRL
Felix Held33c548b2021-01-27 20:34:24 +010047 select SOC_AMD_COMMON_BLOCK_IOMMU
48 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020049 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Held33c548b2021-01-27 20:34:24 +010050 select SOC_AMD_COMMON_BLOCK_NONCAR
51 select SOC_AMD_COMMON_BLOCK_PCI
Raul E Rangel48314112021-05-10 14:55:11 -060052 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Felix Held0d2c0012021-04-12 23:44:14 +020053 select SOC_AMD_COMMON_BLOCK_PM
54 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held33c548b2021-01-27 20:34:24 +010055 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth7c66d392023-02-02 17:23:46 -070056 select SOC_AMD_COMMON_BLOCK_RESET
Martin Roth5c354b92019-04-22 14:55:16 -060057 select SOC_AMD_COMMON_BLOCK_SATA
Aaron Durbin3d2e18a2020-01-28 11:20:05 -070058 select SOC_AMD_COMMON_BLOCK_SMBUS
Felix Held161d8092020-12-01 18:17:42 +010059 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010060 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held60a46432020-11-12 00:14:16 +010061 select SOC_AMD_COMMON_BLOCK_SMU
Felix Held43529962023-01-12 23:10:22 +010062 select SOC_AMD_COMMON_BLOCK_SMU_SX_ENTRY
Felix Held33c548b2021-01-27 20:34:24 +010063 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held23a398e2023-03-23 23:44:03 +010064 select SOC_AMD_COMMON_BLOCK_SVI2
Felix Held60df7ca2023-03-24 20:33:15 +010065 select SOC_AMD_COMMON_BLOCK_TSC
Felix Held6f8f9c92020-12-09 21:36:56 +010066 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel394c6b02021-02-12 14:37:43 -070067 select SOC_AMD_COMMON_BLOCK_UCODE
Nikolai Vyssotskia289cdd2021-04-28 18:09:29 -050068 select SOC_AMD_COMMON_FSP_DMI_TABLES
Martin Roth7c66d392023-02-02 17:23:46 -070069 select SOC_AMD_SUPPORTS_WARM_RESET
Martin Roth5c354b92019-04-22 14:55:16 -060070 select SSE2
Marshall Dawson00a22082020-01-20 23:05:31 -070071 select UDK_2017_BINDING
Martin Rothbcb610a2022-10-29 13:31:54 -060072 select USE_DDR4
Subrata Banik34f26b22022-02-10 12:38:02 +053073 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
74 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
75 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
76 select X86_AMD_FIXED_MTRRS
77 select X86_INIT_NEED_1_SIPI
Arthur Heymansdf096802022-04-19 21:46:20 +020078 select HAVE_EXP_X86_64_SUPPORT
Elyes Haouas3cd06cc2023-01-05 07:42:24 +010079 help
80 AMD Picasso support
81
82if SOC_AMD_PICASSO
Raul E Rangel394c6b02021-02-12 14:37:43 -070083
Felix Heldc4eb45f2021-02-13 02:36:02 +010084config CHIPSET_DEVICETREE
85 string
86 default "soc/amd/picasso/chipset.cb"
87
Felix Held3cc3d812020-06-17 16:16:08 +020088config FSP_M_FILE
89 string "FSP-M (memory init) binary path and filename"
90 depends on ADD_FSP_BINARIES
91 default "3rdparty/amd_blobs/picasso/PICASSO_M.fd"
92 help
93 The path and filename of the FSP-M binary for this platform.
94
95config FSP_S_FILE
96 string "FSP-S (silicon init) binary path and filename"
97 depends on ADD_FSP_BINARIES
98 default "3rdparty/amd_blobs/picasso/PICASSO_S.fd"
99 help
100 The path and filename of the FSP-S binary for this platform.
101
Furquan Shaikhbc456502020-06-10 16:37:23 -0700102config EARLY_RESERVED_DRAM_BASE
103 hex
104 default 0x2000000
105 help
106 This variable defines the base address of the DRAM which is reserved
107 for usage by coreboot in early stages (i.e. before ramstage is up).
108 This memory gets reserved in BIOS tables to ensure that the OS does
109 not use it, thus preventing corruption of OS memory in case of S3
110 resume.
111
112config EARLYRAM_BSP_STACK_SIZE
113 hex
114 default 0x1000
115
116config PSP_APOB_DRAM_ADDRESS
117 hex
118 default 0x2001000
119 help
120 Location in DRAM where the PSP will copy the AGESA PSP Output
121 Block.
122
Fred Reitberger475e2822022-07-14 11:06:30 -0400123config PSP_APOB_DRAM_SIZE
124 hex
125 default 0x10000
126
Furquan Shaikhbc456502020-06-10 16:37:23 -0700127config PSP_SHAREDMEM_BASE
128 hex
129 default 0x2011000 if VBOOT
130 default 0x0
131 help
132 This variable defines the base address in DRAM memory where PSP copies
Kangheui Won6b36c832021-04-21 14:48:14 +1000133 the vboot workbuf. This is used in the linker script to have a static
Furquan Shaikhbc456502020-06-10 16:37:23 -0700134 allocation for the buffer as well as for adding relevant entries in
Kangheui Won6b36c832021-04-21 14:48:14 +1000135 the BIOS directory table for the PSP.
Furquan Shaikhbc456502020-06-10 16:37:23 -0700136
137config PSP_SHAREDMEM_SIZE
138 hex
139 default 0x8000 if VBOOT
140 default 0x0
141 help
142 Sets the maximum size for the PSP to pass the vboot workbuf and
143 any logs or timestamps back to coreboot. This will be copied
144 into main memory by the PSP and will be available when the x86 is
145 started. The workbuf's base depends on the address of the reset
146 vector.
147
Raul E Rangel86302a82022-01-18 15:29:54 -0700148config PRE_X86_CBMEM_CONSOLE_SIZE
149 hex
150 default 0x1600
151 help
152 Size of the CBMEM console used in PSP verstage.
153
Martin Roth5c354b92019-04-22 14:55:16 -0600154config PRERAM_CBMEM_CONSOLE_SIZE
155 hex
156 default 0x1600
157 help
158 Increase this value if preram cbmem console is getting truncated
159
Kangheui Won4020aa72021-05-20 09:56:39 +1000160config CBFS_MCACHE_SIZE
161 hex
162 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
163
Furquan Shaikhbc456502020-06-10 16:37:23 -0700164config C_ENV_BOOTBLOCK_SIZE
165 hex
166 default 0x10000
167 help
168 Sets the size of the bootblock stage that should be loaded in DRAM.
169 This variable controls the DRAM allocation size in linker script
170 for bootblock stage.
171
Furquan Shaikhbc456502020-06-10 16:37:23 -0700172config ROMSTAGE_ADDR
173 hex
174 default 0x2040000
175 help
176 Sets the address in DRAM where romstage should be loaded.
177
178config ROMSTAGE_SIZE
179 hex
180 default 0x80000
181 help
182 Sets the size of DRAM allocation for romstage in linker script.
183
184config FSP_M_ADDR
185 hex
186 default 0x20C0000
187 help
188 Sets the address in DRAM where FSP-M should be loaded. cbfstool
189 performs relocation of FSP-M to this address.
190
191config FSP_M_SIZE
192 hex
Felix Held779eeb22021-09-16 18:11:04 +0200193 default 0xC0000
Furquan Shaikhbc456502020-06-10 16:37:23 -0700194 help
195 Sets the size of DRAM allocation for FSP-M in linker script.
196
197config VERSTAGE_ADDR
198 hex
199 depends on VBOOT_SEPARATE_VERSTAGE
Felix Held779eeb22021-09-16 18:11:04 +0200200 default 0x2180000
Furquan Shaikhbc456502020-06-10 16:37:23 -0700201 help
202 Sets the address in DRAM where verstage should be loaded if running
203 as a separate stage on x86.
204
205config VERSTAGE_SIZE
206 hex
207 depends on VBOOT_SEPARATE_VERSTAGE
208 default 0x80000
209 help
210 Sets the size of DRAM allocation for verstage in linker script if
211 running as a separate stage on x86.
212
Shelley Chen4e9bb332021-10-20 15:43:45 -0700213config ECAM_MMCONF_BASE_ADDRESS
Martin Roth5c354b92019-04-22 14:55:16 -0600214 default 0xF8000000
215
Shelley Chen4e9bb332021-10-20 15:43:45 -0700216config ECAM_MMCONF_BUS_NUMBER
Martin Roth5c354b92019-04-22 14:55:16 -0600217 default 64
218
Raul E Rangel5f52c0e2020-05-13 13:22:48 -0600219config VERSTAGE_ADDR
220 hex
221 default 0x4000000
222
Felix Held1032d222020-11-04 16:19:35 +0100223config MAX_CPUS
224 int
225 default 8
Felix Heldb77387f2021-04-23 22:16:04 +0200226 help
227 Maximum number of threads the platform can have.
Felix Held1032d222020-11-04 16:19:35 +0100228
Martin Roth5c354b92019-04-22 14:55:16 -0600229config VGA_BIOS_ID
230 string
Martin Roth86ba0d72020-02-05 16:46:30 -0700231 default "1002,15d8,c1"
Martin Roth5c354b92019-04-22 14:55:16 -0600232 help
233 The default VGA BIOS PCI vendor/device ID should be set to the
Felix Heldff014422023-02-14 23:07:21 +0100234 result of the map_oprom_vendev_rev() function in graphics.c.
Martin Roth5c354b92019-04-22 14:55:16 -0600235
236config VGA_BIOS_FILE
237 string
Raul E Rangelf39dab12020-05-13 16:46:57 -0600238 default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin"
Martin Roth5c354b92019-04-22 14:55:16 -0600239
Martin Roth86ba0d72020-02-05 16:46:30 -0700240config VGA_BIOS_SECOND
241 def_bool y
242
243config VGA_BIOS_SECOND_ID
244 string
245 default "1002,15dd,c4"
246 help
Felix Held23cae542023-02-28 17:02:50 +0100247 Some Dali and all Pollock APUs need a different VBIOS than some other
248 Dali and all Picasso APUs, but don't always have a different PCI
249 vendor/device IDs, so we need an alternate method to determine the
250 correct video BIOS. In map_oprom_vendev_rev(), we look at the return
251 value of soc_is_raven2() and decide which rom to load.
Martin Roth86ba0d72020-02-05 16:46:30 -0700252
253config VGA_BIOS_SECOND_FILE
254 string
255 default "3rdparty/amd_blobs/picasso/Raven2GenericVbios.bin"
256
257config CHECK_REV_IN_OPROM_NAME
258 bool
259 default y
260 help
261 Select this in the platform BIOS or chipset if the option rom has a
262 revision that needs to be checked when searching CBFS.
263
Martin Roth5c354b92019-04-22 14:55:16 -0600264config S3_VGA_ROM_RUN
265 bool
266 default n
267
Martin Roth5c354b92019-04-22 14:55:16 -0600268config SERIRQ_CONTINUOUS_MODE
269 bool
270 default n
271 help
272 Set this option to y for serial IRQ in continuous mode.
273 Otherwise it is in quiet mode.
274
Felix Helde7382992021-01-12 23:05:56 +0100275config CONSOLE_UART_BASE_ADDRESS
276 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
277 hex
278 default 0xfedc9000 if UART_FOR_CONSOLE = 0
279 default 0xfedca000 if UART_FOR_CONSOLE = 1
Felix Heldd614e852021-06-15 21:06:38 +0200280 default 0xfedce000 if UART_FOR_CONSOLE = 2
Felix Helde7382992021-01-12 23:05:56 +0100281 default 0xfedcf000 if UART_FOR_CONSOLE = 3
282
Martin Roth5c354b92019-04-22 14:55:16 -0600283config SMM_TSEG_SIZE
284 hex
Felix Helde22eef72021-02-10 22:22:07 +0100285 default 0x800000 if HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -0600286 default 0x0
287
288config SMM_RESERVED_SIZE
289 hex
Marshall Dawson3e2fabf2020-06-12 10:28:04 -0600290 default 0x180000
Martin Roth5c354b92019-04-22 14:55:16 -0600291
292config SMM_MODULE_STACK_SIZE
293 hex
294 default 0x800
295
Martin Roth5c354b92019-04-22 14:55:16 -0600296config ACPI_BERT
297 bool "Build ACPI BERT Table"
298 default y
299 depends on HAVE_ACPI_TABLES
300 help
301 Report Machine Check errors identified in POST to the OS in an
Marshall Dawson03743b72020-06-18 10:23:48 -0600302 ACPI Boot Error Record Table.
Martin Roth5c354b92019-04-22 14:55:16 -0600303
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700304config ACPI_BERT_SIZE
305 hex
Marshall Dawson03743b72020-06-18 10:23:48 -0600306 default 0x4000 if ACPI_BERT
307 default 0x0
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700308 help
309 Specify the amount of DRAM reserved for gathering the data used to
310 generate the ACPI table.
311
Furquan Shaikh40a38882020-05-01 10:43:48 -0700312config CHROMEOS
Rob Barnes5ac928d2020-07-07 16:16:12 -0600313 select ALWAYS_LOAD_OPROM
314 select ALWAYS_RUN_OPROM
Furquan Shaikh40a38882020-05-01 10:43:48 -0700315
Marshall Dawson62611412019-06-19 11:46:06 -0600316config RO_REGION_ONLY
317 string
Matt DeVillier1e54a182022-10-04 16:34:21 -0500318 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
Marshall Dawson62611412019-06-19 11:46:06 -0600319 default "apu/amdfw"
Martin Roth5c354b92019-04-22 14:55:16 -0600320
Marshall Dawson62611412019-06-19 11:46:06 -0600321config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
322 int
Martin Roth4017de02019-12-16 23:21:05 -0700323 default 150
Marshall Dawson62611412019-06-19 11:46:06 -0600324
Aaron Durbin1d0b99b2020-04-11 11:58:57 -0600325config DISABLE_SPI_FLASH_ROM_SHARING
326 def_bool n
327 help
328 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
329 which indicates a board level ROM transaction request. This
330 removes arbitration with board and assumes the chipset controls
331 the SPI flash bus entirely.
332
Felix Held27b295b2021-03-25 01:20:41 +0100333config DISABLE_KEYBOARD_RESET_PIN
334 bool
335 help
336 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
337 signal. When this pin is used as GPIO and the keyboard reset
338 functionality isn't disabled, configuring it as an output and driving
339 it as 0 will cause a reset.
340
Marshall Dawson00a22082020-01-20 23:05:31 -0700341config FSP_TEMP_RAM_SIZE
342 hex
Marshall Dawson00a22082020-01-20 23:05:31 -0700343 default 0x40000
344 help
345 The amount of coreboot-allocated heap and stack usage by the FSP.
346
Marshall Dawson62611412019-06-19 11:46:06 -0600347menu "PSP Configuration Options"
Martin Roth5c354b92019-04-22 14:55:16 -0600348
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800349config AMDFW_CONFIG_FILE
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700350 string
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800351 default "src/soc/amd/picasso/fw.cfg"
Martin Roth5c354b92019-04-22 14:55:16 -0600352
Marshall Dawson62611412019-06-19 11:46:06 -0600353config PSP_LOAD_MP2_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700354 bool
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700355 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600356 help
357 Include the MP2 firmwares and configuration into the PSP build.
358
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700359 If unsure, answer 'n'
Marshall Dawson62611412019-06-19 11:46:06 -0600360
361config PSP_LOAD_S0I3_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700362 bool
Furquan Shaikh30bc5b32020-04-23 18:02:53 -0700363 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600364 help
365 Select this item to include the S0i3 file into the PSP build.
366
367config HAVE_PSP_WHITELIST_FILE
368 bool "Include a debug whitelist file in PSP build"
369 default n
370 help
371 Support secured unlock prior to reset using a whitelisted
372 number? This feature requires a signed whitelist image and
373 bootloader from AMD.
374
375 If unsure, answer 'n'
376
377config PSP_WHITELIST_FILE
Martin Roth49b09a02020-02-20 13:54:06 -0700378 string "Debug whitelist file path"
Marshall Dawson62611412019-06-19 11:46:06 -0600379 depends on HAVE_PSP_WHITELIST_FILE
Raul E Rangelf39dab12020-05-13 16:46:57 -0600380 default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin"
Marshall Dawson62611412019-06-19 11:46:06 -0600381
Furquan Shaikh577db022020-04-24 15:52:04 -0700382config PSP_UNLOCK_SECURE_DEBUG
383 bool "Unlock secure debug"
384 default n
385 help
386 Select this item to enable secure debug options in PSP.
387
Martin Rothde498332020-09-01 11:00:28 -0600388config PSP_VERSTAGE_FILE
389 string "Specify the PSP_verstage file path"
390 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600391 default "\$(obj)/psp_verstage.bin"
Martin Rothde498332020-09-01 11:00:28 -0600392 help
393 Add psp_verstage file to the build & PSP Directory Table
394
Martin Rothfe87d762020-09-01 11:04:21 -0600395config PSP_VERSTAGE_SIGNING_TOKEN
396 string "Specify the PSP_verstage Signature Token file path"
397 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
398 default ""
399 help
400 Add psp_verstage signature token to the build & PSP Directory Table
401
Martin Rothfdad5ad2021-04-16 11:36:01 -0600402config PSP_SOFTFUSE_BITS
403 string "PSP Soft Fuse bits to enable"
404 default "28"
405 help
406 Space separated list of Soft Fuse bits to enable.
407 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
408 Bit 15: PSP post code destination: 0=LPC 1=eSPI
409 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
410
411 See #55758 (NDA) for additional bit definitions.
412
Marshall Dawson62611412019-06-19 11:46:06 -0600413endmenu
Martin Roth5c354b92019-04-22 14:55:16 -0600414
Martin Rothc7acf162020-05-28 00:44:50 -0600415config VBOOT
416 select VBOOT_VBNV_CMOS
Martin Rothe7e6c4e2020-07-15 11:54:14 -0600417 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Martin Rothc7acf162020-05-28 00:44:50 -0600418
419config VBOOT_STARTS_BEFORE_BOOTBLOCK
420 def_bool n
421 depends on VBOOT
422 select ARCH_VERSTAGE_ARMV7
423 help
424 Runs verstage on the PSP. Only available on
Jon Murphyc4e90452022-06-28 10:36:23 -0600425 certain ChromeOS branded parts from AMD.
Martin Rothc7acf162020-05-28 00:44:50 -0600426
Martin Roth5632c6b2020-10-28 11:52:30 -0600427config VBOOT_HASH_BLOCK_SIZE
428 hex
429 default 0x9000
430 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
431 help
432 Because the bulk of the time in psp_verstage to hash the RO cbfs is
433 spent in the overhead of doing svc calls, increasing the hash block
434 size significantly cuts the verstage hashing time as seen below.
435
436 4k takes 180ms
437 16k takes 44ms
438 32k takes 33.7ms
439 36k takes 32.5ms
440 There's actually still room for an even bigger stack, but we've
441 reached a point of diminishing returns.
442
Martin Roth50cca762020-08-13 11:06:18 -0600443config CMOS_RECOVERY_BYTE
444 hex
445 default 0x51
446 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
447 help
448 If the workbuf is not passed from the PSP to coreboot, set the
449 recovery flag and reboot. The PSP will read this byte, mark the
450 recovery request in VBNV, and reset the system into recovery mode.
451
452 This is the byte before the default first byte used by VBNV
453 (0x26 + 0x0E - 1)
454
Matt DeVillierf9fea862022-10-04 16:41:28 -0500455if VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth9aa8d112020-06-04 21:31:41 -0600456
457config RWA_REGION_ONLY
458 string
459 default "apu/amdfw_a"
460 help
461 Add a space-delimited list of filenames that should only be in the
462 RW-A section.
463
Matt DeVillierf9fea862022-10-04 16:41:28 -0500464endif # VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
465
466if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
467
Martin Roth9aa8d112020-06-04 21:31:41 -0600468config RWB_REGION_ONLY
469 string
470 default "apu/amdfw_b"
471 help
472 Add a space-delimited list of filenames that should only be in the
473 RW-B section.
474
Martin Roth9aa8d112020-06-04 21:31:41 -0600475endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
476
Martin Roth1f337622019-04-22 16:08:31 -0600477endif # SOC_AMD_PICASSO