Felix Held | 4a8cd72 | 2020-04-18 22:26:39 +0200 | [diff] [blame] | 1 | # SPDX-License-Identifier: GPL-2.0-only |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 2 | |
Martin Roth | 1f33762 | 2019-04-22 16:08:31 -0600 | [diff] [blame] | 3 | config SOC_AMD_PICASSO |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 4 | bool |
Subrata Banik | 34f26b2 | 2022-02-10 12:38:02 +0530 | [diff] [blame] | 5 | select ACPI_SOC_NVS |
| 6 | select ADD_FSP_BINARIES if USE_AMD_BLOBS |
Angel Pons | 8e035e3 | 2021-06-22 12:58:20 +0200 | [diff] [blame] | 7 | select ARCH_X86 |
Subrata Banik | 34f26b2 | 2022-02-10 12:38:02 +0530 | [diff] [blame] | 8 | select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH |
Raul E Rangel | b1a0fce | 2022-01-11 13:02:07 -0700 | [diff] [blame] | 9 | select CONSOLE_CBMEM_PRINT_PRE_BOOTBLOCK_CONTENTS if VBOOT_STARTS_BEFORE_BOOTBLOCK |
Raul E Rangel | 0357ab7 | 2020-07-09 12:08:58 -0600 | [diff] [blame] | 10 | select DRIVERS_USB_PCI_XHCI |
Subrata Banik | 34f26b2 | 2022-02-10 12:38:02 +0530 | [diff] [blame] | 11 | select FSP_COMPRESS_FSP_M_LZMA |
| 12 | select FSP_COMPRESS_FSP_S_LZMA |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 13 | select GENERIC_GPIO_LIB |
Felix Held | e697fd9 | 2021-01-18 15:10:43 +0100 | [diff] [blame] | 14 | select HAVE_ACPI_TABLES |
Subrata Banik | 34f26b2 | 2022-02-10 12:38:02 +0530 | [diff] [blame] | 15 | select HAVE_CF9_RESET |
Furquan Shaikh | 0eabe13 | 2020-04-28 21:57:07 -0700 | [diff] [blame] | 16 | select HAVE_EM100_SUPPORT |
Subrata Banik | 34f26b2 | 2022-02-10 12:38:02 +0530 | [diff] [blame] | 17 | select HAVE_SMI_HANDLER |
| 18 | select IDT_IN_EVERY_STAGE |
| 19 | select PARALLEL_MP_AP_WORK |
| 20 | select PLATFORM_USES_FSP2_0 |
| 21 | select PROVIDES_ROM_SHARING |
| 22 | select RESET_VECTOR_IN_RAM |
| 23 | select RTC |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 24 | select SOC_AMD_COMMON |
Fred Reitberger | 6f0b5b3 | 2022-02-08 11:55:48 -0500 | [diff] [blame] | 25 | select SOC_AMD_COMMON_BLOCK_ACP_GEN1 |
Felix Held | 33c548b | 2021-01-27 20:34:24 +0100 | [diff] [blame] | 26 | select SOC_AMD_COMMON_BLOCK_ACPI |
| 27 | select SOC_AMD_COMMON_BLOCK_ACPIMMIO |
Felix Held | 9ab8a78 | 2023-07-14 18:44:13 +0200 | [diff] [blame] | 28 | select SOC_AMD_COMMON_BLOCK_ACPIMMIO_PM_IO_ACCESS |
Felix Held | 18b51e9 | 2021-05-08 01:30:30 +0200 | [diff] [blame] | 29 | select SOC_AMD_COMMON_BLOCK_ACPI_ALIB |
Felix Held | 9bb6646 | 2023-03-04 02:33:28 +0100 | [diff] [blame] | 30 | select SOC_AMD_COMMON_BLOCK_ACPI_CPU_POWER_STATE |
Eric Lai | 65b0afe | 2021-04-09 11:50:48 +0800 | [diff] [blame] | 31 | select SOC_AMD_COMMON_BLOCK_ACPI_GPIO |
Jason Glenesk | f934fae | 2021-07-20 02:19:58 -0700 | [diff] [blame] | 32 | select SOC_AMD_COMMON_BLOCK_ACPI_IVRS |
Felix Held | aab8a22 | 2024-01-08 23:30:38 +0100 | [diff] [blame] | 33 | select SOC_AMD_COMMON_BLOCK_ACPI_MADT |
Felix Held | 33c548b | 2021-01-27 20:34:24 +0100 | [diff] [blame] | 34 | select SOC_AMD_COMMON_BLOCK_AOAC |
Felix Held | 21c46c0 | 2021-03-05 00:13:16 +0100 | [diff] [blame] | 35 | select SOC_AMD_COMMON_BLOCK_APOB |
Felix Held | 33c548b | 2021-01-27 20:34:24 +0100 | [diff] [blame] | 36 | select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS |
Felix Held | a63f859 | 2023-03-24 16:30:55 +0100 | [diff] [blame] | 37 | select SOC_AMD_COMMON_BLOCK_CPUFREQ_FAM17H_19H |
Felix Held | dba3fe7 | 2021-02-13 01:05:56 +0100 | [diff] [blame] | 38 | select SOC_AMD_COMMON_BLOCK_DATA_FABRIC |
Felix Held | 784c9c6 | 2023-01-31 02:24:27 +0100 | [diff] [blame] | 39 | select SOC_AMD_COMMON_BLOCK_DATA_FABRIC_DOMAIN |
Felix Held | 850b6c6 | 2023-09-07 16:33:26 +0200 | [diff] [blame] | 40 | select SOC_AMD_COMMON_BLOCK_EMMC |
Felix Held | e9a5e82 | 2024-01-04 17:37:24 +0100 | [diff] [blame] | 41 | select SOC_AMD_COMMON_BLOCK_EMMC_SKIP_POWEROFF |
Felix Held | 33c548b | 2021-01-27 20:34:24 +0100 | [diff] [blame] | 42 | select SOC_AMD_COMMON_BLOCK_GRAPHICS |
Furquan Shaikh | 702cf30 | 2020-05-09 18:30:51 -0700 | [diff] [blame] | 43 | select SOC_AMD_COMMON_BLOCK_HAS_ESPI |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 44 | select SOC_AMD_COMMON_BLOCK_HDA |
Karthikeyan Ramasubramanian | 0dbea48 | 2021-03-08 23:23:50 -0700 | [diff] [blame] | 45 | select SOC_AMD_COMMON_BLOCK_I2C |
Felix Held | 556d1cc | 2022-02-02 22:11:52 +0100 | [diff] [blame] | 46 | select SOC_AMD_COMMON_BLOCK_I2C_PAD_CTRL |
Felix Held | 33c548b | 2021-01-27 20:34:24 +0100 | [diff] [blame] | 47 | select SOC_AMD_COMMON_BLOCK_IOMMU |
| 48 | select SOC_AMD_COMMON_BLOCK_LPC |
Felix Held | 1e1d490 | 2021-07-14 00:05:39 +0200 | [diff] [blame] | 49 | select SOC_AMD_COMMON_BLOCK_MCAX |
Felix Held | 33c548b | 2021-01-27 20:34:24 +0100 | [diff] [blame] | 50 | select SOC_AMD_COMMON_BLOCK_NONCAR |
| 51 | select SOC_AMD_COMMON_BLOCK_PCI |
Raul E Rangel | 4831411 | 2021-05-10 14:55:11 -0600 | [diff] [blame] | 52 | select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER |
Felix Held | 0d2c001 | 2021-04-12 23:44:14 +0200 | [diff] [blame] | 53 | select SOC_AMD_COMMON_BLOCK_PM |
| 54 | select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE |
Felix Held | 33c548b | 2021-01-27 20:34:24 +0100 | [diff] [blame] | 55 | select SOC_AMD_COMMON_BLOCK_PSP_GEN2 |
Martin Roth | 7c66d39 | 2023-02-02 17:23:46 -0700 | [diff] [blame] | 56 | select SOC_AMD_COMMON_BLOCK_RESET |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 57 | select SOC_AMD_COMMON_BLOCK_SATA |
Aaron Durbin | 3d2e18a | 2020-01-28 11:20:05 -0700 | [diff] [blame] | 58 | select SOC_AMD_COMMON_BLOCK_SMBUS |
Felix Held | 161d809 | 2020-12-01 18:17:42 +0100 | [diff] [blame] | 59 | select SOC_AMD_COMMON_BLOCK_SMI |
Felix Held | bc13481 | 2021-02-10 02:26:10 +0100 | [diff] [blame] | 60 | select SOC_AMD_COMMON_BLOCK_SMM |
Felix Held | 60a4643 | 2020-11-12 00:14:16 +0100 | [diff] [blame] | 61 | select SOC_AMD_COMMON_BLOCK_SMU |
Felix Held | 4352996 | 2023-01-12 23:10:22 +0100 | [diff] [blame] | 62 | select SOC_AMD_COMMON_BLOCK_SMU_SX_ENTRY |
Felix Held | 33c548b | 2021-01-27 20:34:24 +0100 | [diff] [blame] | 63 | select SOC_AMD_COMMON_BLOCK_SPI |
Felix Held | 23a398e | 2023-03-23 23:44:03 +0100 | [diff] [blame] | 64 | select SOC_AMD_COMMON_BLOCK_SVI2 |
Felix Held | 60df7ca | 2023-03-24 20:33:15 +0100 | [diff] [blame] | 65 | select SOC_AMD_COMMON_BLOCK_TSC |
Felix Held | 6f8f9c9 | 2020-12-09 21:36:56 +0100 | [diff] [blame] | 66 | select SOC_AMD_COMMON_BLOCK_UART |
Raul E Rangel | 394c6b0 | 2021-02-12 14:37:43 -0700 | [diff] [blame] | 67 | select SOC_AMD_COMMON_BLOCK_UCODE |
Nikolai Vyssotski | a289cdd | 2021-04-28 18:09:29 -0500 | [diff] [blame] | 68 | select SOC_AMD_COMMON_FSP_DMI_TABLES |
Martin Roth | 7c66d39 | 2023-02-02 17:23:46 -0700 | [diff] [blame] | 69 | select SOC_AMD_SUPPORTS_WARM_RESET |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 70 | select SSE2 |
Marshall Dawson | 00a2208 | 2020-01-20 23:05:31 -0700 | [diff] [blame] | 71 | select UDK_2017_BINDING |
Martin Roth | bcb610a | 2022-10-29 13:31:54 -0600 | [diff] [blame] | 72 | select USE_DDR4 |
Subrata Banik | 34f26b2 | 2022-02-10 12:38:02 +0530 | [diff] [blame] | 73 | select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM |
| 74 | select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT |
| 75 | select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE |
| 76 | select X86_AMD_FIXED_MTRRS |
| 77 | select X86_INIT_NEED_1_SIPI |
Arthur Heymans | df09680 | 2022-04-19 21:46:20 +0200 | [diff] [blame] | 78 | select HAVE_EXP_X86_64_SUPPORT |
Elyes Haouas | 3cd06cc | 2023-01-05 07:42:24 +0100 | [diff] [blame] | 79 | help |
| 80 | AMD Picasso support |
| 81 | |
| 82 | if SOC_AMD_PICASSO |
Raul E Rangel | 394c6b0 | 2021-02-12 14:37:43 -0700 | [diff] [blame] | 83 | |
Felix Held | c4eb45f | 2021-02-13 02:36:02 +0100 | [diff] [blame] | 84 | config CHIPSET_DEVICETREE |
| 85 | string |
| 86 | default "soc/amd/picasso/chipset.cb" |
| 87 | |
Felix Held | 3cc3d81 | 2020-06-17 16:16:08 +0200 | [diff] [blame] | 88 | config FSP_M_FILE |
| 89 | string "FSP-M (memory init) binary path and filename" |
| 90 | depends on ADD_FSP_BINARIES |
| 91 | default "3rdparty/amd_blobs/picasso/PICASSO_M.fd" |
| 92 | help |
| 93 | The path and filename of the FSP-M binary for this platform. |
| 94 | |
| 95 | config FSP_S_FILE |
| 96 | string "FSP-S (silicon init) binary path and filename" |
| 97 | depends on ADD_FSP_BINARIES |
| 98 | default "3rdparty/amd_blobs/picasso/PICASSO_S.fd" |
| 99 | help |
| 100 | The path and filename of the FSP-S binary for this platform. |
| 101 | |
Furquan Shaikh | bc45650 | 2020-06-10 16:37:23 -0700 | [diff] [blame] | 102 | config EARLY_RESERVED_DRAM_BASE |
| 103 | hex |
| 104 | default 0x2000000 |
| 105 | help |
| 106 | This variable defines the base address of the DRAM which is reserved |
| 107 | for usage by coreboot in early stages (i.e. before ramstage is up). |
| 108 | This memory gets reserved in BIOS tables to ensure that the OS does |
| 109 | not use it, thus preventing corruption of OS memory in case of S3 |
| 110 | resume. |
| 111 | |
| 112 | config EARLYRAM_BSP_STACK_SIZE |
| 113 | hex |
| 114 | default 0x1000 |
| 115 | |
| 116 | config PSP_APOB_DRAM_ADDRESS |
| 117 | hex |
| 118 | default 0x2001000 |
| 119 | help |
| 120 | Location in DRAM where the PSP will copy the AGESA PSP Output |
| 121 | Block. |
| 122 | |
Fred Reitberger | 475e282 | 2022-07-14 11:06:30 -0400 | [diff] [blame] | 123 | config PSP_APOB_DRAM_SIZE |
| 124 | hex |
| 125 | default 0x10000 |
| 126 | |
Furquan Shaikh | bc45650 | 2020-06-10 16:37:23 -0700 | [diff] [blame] | 127 | config PSP_SHAREDMEM_BASE |
| 128 | hex |
| 129 | default 0x2011000 if VBOOT |
| 130 | default 0x0 |
| 131 | help |
| 132 | This variable defines the base address in DRAM memory where PSP copies |
Kangheui Won | 6b36c83 | 2021-04-21 14:48:14 +1000 | [diff] [blame] | 133 | the vboot workbuf. This is used in the linker script to have a static |
Furquan Shaikh | bc45650 | 2020-06-10 16:37:23 -0700 | [diff] [blame] | 134 | allocation for the buffer as well as for adding relevant entries in |
Kangheui Won | 6b36c83 | 2021-04-21 14:48:14 +1000 | [diff] [blame] | 135 | the BIOS directory table for the PSP. |
Furquan Shaikh | bc45650 | 2020-06-10 16:37:23 -0700 | [diff] [blame] | 136 | |
| 137 | config PSP_SHAREDMEM_SIZE |
| 138 | hex |
| 139 | default 0x8000 if VBOOT |
| 140 | default 0x0 |
| 141 | help |
| 142 | Sets the maximum size for the PSP to pass the vboot workbuf and |
| 143 | any logs or timestamps back to coreboot. This will be copied |
| 144 | into main memory by the PSP and will be available when the x86 is |
| 145 | started. The workbuf's base depends on the address of the reset |
| 146 | vector. |
| 147 | |
Raul E Rangel | 86302a8 | 2022-01-18 15:29:54 -0700 | [diff] [blame] | 148 | config PRE_X86_CBMEM_CONSOLE_SIZE |
| 149 | hex |
| 150 | default 0x1600 |
| 151 | help |
| 152 | Size of the CBMEM console used in PSP verstage. |
| 153 | |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 154 | config PRERAM_CBMEM_CONSOLE_SIZE |
| 155 | hex |
| 156 | default 0x1600 |
| 157 | help |
| 158 | Increase this value if preram cbmem console is getting truncated |
| 159 | |
Kangheui Won | 4020aa7 | 2021-05-20 09:56:39 +1000 | [diff] [blame] | 160 | config CBFS_MCACHE_SIZE |
| 161 | hex |
| 162 | default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK |
| 163 | |
Furquan Shaikh | bc45650 | 2020-06-10 16:37:23 -0700 | [diff] [blame] | 164 | config C_ENV_BOOTBLOCK_SIZE |
| 165 | hex |
| 166 | default 0x10000 |
| 167 | help |
| 168 | Sets the size of the bootblock stage that should be loaded in DRAM. |
| 169 | This variable controls the DRAM allocation size in linker script |
| 170 | for bootblock stage. |
| 171 | |
Furquan Shaikh | bc45650 | 2020-06-10 16:37:23 -0700 | [diff] [blame] | 172 | config ROMSTAGE_ADDR |
| 173 | hex |
| 174 | default 0x2040000 |
| 175 | help |
| 176 | Sets the address in DRAM where romstage should be loaded. |
| 177 | |
| 178 | config ROMSTAGE_SIZE |
| 179 | hex |
| 180 | default 0x80000 |
| 181 | help |
| 182 | Sets the size of DRAM allocation for romstage in linker script. |
| 183 | |
| 184 | config FSP_M_ADDR |
| 185 | hex |
| 186 | default 0x20C0000 |
| 187 | help |
| 188 | Sets the address in DRAM where FSP-M should be loaded. cbfstool |
| 189 | performs relocation of FSP-M to this address. |
| 190 | |
| 191 | config FSP_M_SIZE |
| 192 | hex |
Felix Held | 779eeb2 | 2021-09-16 18:11:04 +0200 | [diff] [blame] | 193 | default 0xC0000 |
Furquan Shaikh | bc45650 | 2020-06-10 16:37:23 -0700 | [diff] [blame] | 194 | help |
| 195 | Sets the size of DRAM allocation for FSP-M in linker script. |
| 196 | |
| 197 | config VERSTAGE_ADDR |
| 198 | hex |
| 199 | depends on VBOOT_SEPARATE_VERSTAGE |
Felix Held | 779eeb2 | 2021-09-16 18:11:04 +0200 | [diff] [blame] | 200 | default 0x2180000 |
Furquan Shaikh | bc45650 | 2020-06-10 16:37:23 -0700 | [diff] [blame] | 201 | help |
| 202 | Sets the address in DRAM where verstage should be loaded if running |
| 203 | as a separate stage on x86. |
| 204 | |
| 205 | config VERSTAGE_SIZE |
| 206 | hex |
| 207 | depends on VBOOT_SEPARATE_VERSTAGE |
| 208 | default 0x80000 |
| 209 | help |
| 210 | Sets the size of DRAM allocation for verstage in linker script if |
| 211 | running as a separate stage on x86. |
| 212 | |
Shelley Chen | 4e9bb33 | 2021-10-20 15:43:45 -0700 | [diff] [blame] | 213 | config ECAM_MMCONF_BASE_ADDRESS |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 214 | default 0xF8000000 |
| 215 | |
Shelley Chen | 4e9bb33 | 2021-10-20 15:43:45 -0700 | [diff] [blame] | 216 | config ECAM_MMCONF_BUS_NUMBER |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 217 | default 64 |
| 218 | |
Raul E Rangel | 5f52c0e | 2020-05-13 13:22:48 -0600 | [diff] [blame] | 219 | config VERSTAGE_ADDR |
| 220 | hex |
| 221 | default 0x4000000 |
| 222 | |
Felix Held | 1032d22 | 2020-11-04 16:19:35 +0100 | [diff] [blame] | 223 | config MAX_CPUS |
| 224 | int |
| 225 | default 8 |
Felix Held | b77387f | 2021-04-23 22:16:04 +0200 | [diff] [blame] | 226 | help |
| 227 | Maximum number of threads the platform can have. |
Felix Held | 1032d22 | 2020-11-04 16:19:35 +0100 | [diff] [blame] | 228 | |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 229 | config VGA_BIOS_ID |
| 230 | string |
Martin Roth | 86ba0d7 | 2020-02-05 16:46:30 -0700 | [diff] [blame] | 231 | default "1002,15d8,c1" |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 232 | help |
| 233 | The default VGA BIOS PCI vendor/device ID should be set to the |
Felix Held | ff01442 | 2023-02-14 23:07:21 +0100 | [diff] [blame] | 234 | result of the map_oprom_vendev_rev() function in graphics.c. |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 235 | |
| 236 | config VGA_BIOS_FILE |
| 237 | string |
Raul E Rangel | f39dab1 | 2020-05-13 16:46:57 -0600 | [diff] [blame] | 238 | default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin" |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 239 | |
Martin Roth | 86ba0d7 | 2020-02-05 16:46:30 -0700 | [diff] [blame] | 240 | config VGA_BIOS_SECOND |
| 241 | def_bool y |
| 242 | |
| 243 | config VGA_BIOS_SECOND_ID |
| 244 | string |
| 245 | default "1002,15dd,c4" |
| 246 | help |
Felix Held | 23cae54 | 2023-02-28 17:02:50 +0100 | [diff] [blame] | 247 | Some Dali and all Pollock APUs need a different VBIOS than some other |
| 248 | Dali and all Picasso APUs, but don't always have a different PCI |
| 249 | vendor/device IDs, so we need an alternate method to determine the |
| 250 | correct video BIOS. In map_oprom_vendev_rev(), we look at the return |
| 251 | value of soc_is_raven2() and decide which rom to load. |
Martin Roth | 86ba0d7 | 2020-02-05 16:46:30 -0700 | [diff] [blame] | 252 | |
| 253 | config VGA_BIOS_SECOND_FILE |
| 254 | string |
| 255 | default "3rdparty/amd_blobs/picasso/Raven2GenericVbios.bin" |
| 256 | |
| 257 | config CHECK_REV_IN_OPROM_NAME |
| 258 | bool |
| 259 | default y |
| 260 | help |
| 261 | Select this in the platform BIOS or chipset if the option rom has a |
| 262 | revision that needs to be checked when searching CBFS. |
| 263 | |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 264 | config S3_VGA_ROM_RUN |
| 265 | bool |
| 266 | default n |
| 267 | |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 268 | config SERIRQ_CONTINUOUS_MODE |
| 269 | bool |
| 270 | default n |
| 271 | help |
| 272 | Set this option to y for serial IRQ in continuous mode. |
| 273 | Otherwise it is in quiet mode. |
| 274 | |
Felix Held | e738299 | 2021-01-12 23:05:56 +0100 | [diff] [blame] | 275 | config CONSOLE_UART_BASE_ADDRESS |
| 276 | depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART |
| 277 | hex |
| 278 | default 0xfedc9000 if UART_FOR_CONSOLE = 0 |
| 279 | default 0xfedca000 if UART_FOR_CONSOLE = 1 |
Felix Held | d614e85 | 2021-06-15 21:06:38 +0200 | [diff] [blame] | 280 | default 0xfedce000 if UART_FOR_CONSOLE = 2 |
Felix Held | e738299 | 2021-01-12 23:05:56 +0100 | [diff] [blame] | 281 | default 0xfedcf000 if UART_FOR_CONSOLE = 3 |
| 282 | |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 283 | config SMM_TSEG_SIZE |
| 284 | hex |
Felix Held | e22eef7 | 2021-02-10 22:22:07 +0100 | [diff] [blame] | 285 | default 0x800000 if HAVE_SMI_HANDLER |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 286 | default 0x0 |
| 287 | |
| 288 | config SMM_RESERVED_SIZE |
| 289 | hex |
Marshall Dawson | 3e2fabf | 2020-06-12 10:28:04 -0600 | [diff] [blame] | 290 | default 0x180000 |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 291 | |
| 292 | config SMM_MODULE_STACK_SIZE |
| 293 | hex |
| 294 | default 0x800 |
| 295 | |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 296 | config ACPI_BERT |
| 297 | bool "Build ACPI BERT Table" |
| 298 | default y |
| 299 | depends on HAVE_ACPI_TABLES |
| 300 | help |
| 301 | Report Machine Check errors identified in POST to the OS in an |
Marshall Dawson | 03743b7 | 2020-06-18 10:23:48 -0600 | [diff] [blame] | 302 | ACPI Boot Error Record Table. |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 303 | |
Marshall Dawson | 901cb9c | 2020-01-21 14:53:45 -0700 | [diff] [blame] | 304 | config ACPI_BERT_SIZE |
| 305 | hex |
Marshall Dawson | 03743b7 | 2020-06-18 10:23:48 -0600 | [diff] [blame] | 306 | default 0x4000 if ACPI_BERT |
| 307 | default 0x0 |
Marshall Dawson | 901cb9c | 2020-01-21 14:53:45 -0700 | [diff] [blame] | 308 | help |
| 309 | Specify the amount of DRAM reserved for gathering the data used to |
| 310 | generate the ACPI table. |
| 311 | |
Furquan Shaikh | 40a3888 | 2020-05-01 10:43:48 -0700 | [diff] [blame] | 312 | config CHROMEOS |
Rob Barnes | 5ac928d | 2020-07-07 16:16:12 -0600 | [diff] [blame] | 313 | select ALWAYS_LOAD_OPROM |
| 314 | select ALWAYS_RUN_OPROM |
Furquan Shaikh | 40a3888 | 2020-05-01 10:43:48 -0700 | [diff] [blame] | 315 | |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 316 | config RO_REGION_ONLY |
| 317 | string |
Matt DeVillier | 1e54a18 | 2022-10-04 16:34:21 -0500 | [diff] [blame] | 318 | depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 319 | default "apu/amdfw" |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 320 | |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 321 | config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ |
| 322 | int |
Martin Roth | 4017de0 | 2019-12-16 23:21:05 -0700 | [diff] [blame] | 323 | default 150 |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 324 | |
Aaron Durbin | 1d0b99b | 2020-04-11 11:58:57 -0600 | [diff] [blame] | 325 | config DISABLE_SPI_FLASH_ROM_SHARING |
| 326 | def_bool n |
| 327 | help |
| 328 | Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin |
| 329 | which indicates a board level ROM transaction request. This |
| 330 | removes arbitration with board and assumes the chipset controls |
| 331 | the SPI flash bus entirely. |
| 332 | |
Felix Held | 27b295b | 2021-03-25 01:20:41 +0100 | [diff] [blame] | 333 | config DISABLE_KEYBOARD_RESET_PIN |
| 334 | bool |
| 335 | help |
| 336 | Instruct the SoC to not use the state of GPIO_129 as keyboard reset |
| 337 | signal. When this pin is used as GPIO and the keyboard reset |
| 338 | functionality isn't disabled, configuring it as an output and driving |
| 339 | it as 0 will cause a reset. |
| 340 | |
Marshall Dawson | 00a2208 | 2020-01-20 23:05:31 -0700 | [diff] [blame] | 341 | config FSP_TEMP_RAM_SIZE |
| 342 | hex |
Marshall Dawson | 00a2208 | 2020-01-20 23:05:31 -0700 | [diff] [blame] | 343 | default 0x40000 |
| 344 | help |
| 345 | The amount of coreboot-allocated heap and stack usage by the FSP. |
| 346 | |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 347 | menu "PSP Configuration Options" |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 348 | |
Zheng Bao | c5e28ab | 2020-10-28 11:38:09 +0800 | [diff] [blame] | 349 | config AMDFW_CONFIG_FILE |
Furquan Shaikh | d4ef9a4 | 2020-04-24 11:49:32 -0700 | [diff] [blame] | 350 | string |
Zheng Bao | c5e28ab | 2020-10-28 11:38:09 +0800 | [diff] [blame] | 351 | default "src/soc/amd/picasso/fw.cfg" |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 352 | |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 353 | config PSP_LOAD_MP2_FW |
Furquan Shaikh | d4ef9a4 | 2020-04-24 11:49:32 -0700 | [diff] [blame] | 354 | bool |
Furquan Shaikh | 47cdf43 | 2020-04-23 18:01:34 -0700 | [diff] [blame] | 355 | default n |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 356 | help |
| 357 | Include the MP2 firmwares and configuration into the PSP build. |
| 358 | |
Furquan Shaikh | 47cdf43 | 2020-04-23 18:01:34 -0700 | [diff] [blame] | 359 | If unsure, answer 'n' |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 360 | |
| 361 | config PSP_LOAD_S0I3_FW |
Furquan Shaikh | d4ef9a4 | 2020-04-24 11:49:32 -0700 | [diff] [blame] | 362 | bool |
Furquan Shaikh | 30bc5b3 | 2020-04-23 18:02:53 -0700 | [diff] [blame] | 363 | default n |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 364 | help |
| 365 | Select this item to include the S0i3 file into the PSP build. |
| 366 | |
| 367 | config HAVE_PSP_WHITELIST_FILE |
| 368 | bool "Include a debug whitelist file in PSP build" |
| 369 | default n |
| 370 | help |
| 371 | Support secured unlock prior to reset using a whitelisted |
| 372 | number? This feature requires a signed whitelist image and |
| 373 | bootloader from AMD. |
| 374 | |
| 375 | If unsure, answer 'n' |
| 376 | |
| 377 | config PSP_WHITELIST_FILE |
Martin Roth | 49b09a0 | 2020-02-20 13:54:06 -0700 | [diff] [blame] | 378 | string "Debug whitelist file path" |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 379 | depends on HAVE_PSP_WHITELIST_FILE |
Raul E Rangel | f39dab1 | 2020-05-13 16:46:57 -0600 | [diff] [blame] | 380 | default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin" |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 381 | |
Furquan Shaikh | 577db02 | 2020-04-24 15:52:04 -0700 | [diff] [blame] | 382 | config PSP_UNLOCK_SECURE_DEBUG |
| 383 | bool "Unlock secure debug" |
| 384 | default n |
| 385 | help |
| 386 | Select this item to enable secure debug options in PSP. |
| 387 | |
Martin Roth | de49833 | 2020-09-01 11:00:28 -0600 | [diff] [blame] | 388 | config PSP_VERSTAGE_FILE |
| 389 | string "Specify the PSP_verstage file path" |
| 390 | depends on VBOOT_STARTS_BEFORE_BOOTBLOCK |
Raul E Rangel | 21c70b1 | 2021-07-16 14:36:01 -0600 | [diff] [blame] | 391 | default "\$(obj)/psp_verstage.bin" |
Martin Roth | de49833 | 2020-09-01 11:00:28 -0600 | [diff] [blame] | 392 | help |
| 393 | Add psp_verstage file to the build & PSP Directory Table |
| 394 | |
Martin Roth | fe87d76 | 2020-09-01 11:04:21 -0600 | [diff] [blame] | 395 | config PSP_VERSTAGE_SIGNING_TOKEN |
| 396 | string "Specify the PSP_verstage Signature Token file path" |
| 397 | depends on VBOOT_STARTS_BEFORE_BOOTBLOCK |
| 398 | default "" |
| 399 | help |
| 400 | Add psp_verstage signature token to the build & PSP Directory Table |
| 401 | |
Martin Roth | fdad5ad | 2021-04-16 11:36:01 -0600 | [diff] [blame] | 402 | config PSP_SOFTFUSE_BITS |
| 403 | string "PSP Soft Fuse bits to enable" |
| 404 | default "28" |
| 405 | help |
| 406 | Space separated list of Soft Fuse bits to enable. |
| 407 | Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG) |
| 408 | Bit 15: PSP post code destination: 0=LPC 1=eSPI |
| 409 | Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW) |
| 410 | |
| 411 | See #55758 (NDA) for additional bit definitions. |
| 412 | |
Marshall Dawson | 6261141 | 2019-06-19 11:46:06 -0600 | [diff] [blame] | 413 | endmenu |
Martin Roth | 5c354b9 | 2019-04-22 14:55:16 -0600 | [diff] [blame] | 414 | |
Martin Roth | c7acf16 | 2020-05-28 00:44:50 -0600 | [diff] [blame] | 415 | config VBOOT |
| 416 | select VBOOT_VBNV_CMOS |
Martin Roth | e7e6c4e | 2020-07-15 11:54:14 -0600 | [diff] [blame] | 417 | select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH |
Martin Roth | c7acf16 | 2020-05-28 00:44:50 -0600 | [diff] [blame] | 418 | |
| 419 | config VBOOT_STARTS_BEFORE_BOOTBLOCK |
| 420 | def_bool n |
| 421 | depends on VBOOT |
| 422 | select ARCH_VERSTAGE_ARMV7 |
| 423 | help |
| 424 | Runs verstage on the PSP. Only available on |
Jon Murphy | c4e9045 | 2022-06-28 10:36:23 -0600 | [diff] [blame] | 425 | certain ChromeOS branded parts from AMD. |
Martin Roth | c7acf16 | 2020-05-28 00:44:50 -0600 | [diff] [blame] | 426 | |
Martin Roth | 5632c6b | 2020-10-28 11:52:30 -0600 | [diff] [blame] | 427 | config VBOOT_HASH_BLOCK_SIZE |
| 428 | hex |
| 429 | default 0x9000 |
| 430 | depends on VBOOT_STARTS_BEFORE_BOOTBLOCK |
| 431 | help |
| 432 | Because the bulk of the time in psp_verstage to hash the RO cbfs is |
| 433 | spent in the overhead of doing svc calls, increasing the hash block |
| 434 | size significantly cuts the verstage hashing time as seen below. |
| 435 | |
| 436 | 4k takes 180ms |
| 437 | 16k takes 44ms |
| 438 | 32k takes 33.7ms |
| 439 | 36k takes 32.5ms |
| 440 | There's actually still room for an even bigger stack, but we've |
| 441 | reached a point of diminishing returns. |
| 442 | |
Martin Roth | 50cca76 | 2020-08-13 11:06:18 -0600 | [diff] [blame] | 443 | config CMOS_RECOVERY_BYTE |
| 444 | hex |
| 445 | default 0x51 |
| 446 | depends on VBOOT_STARTS_BEFORE_BOOTBLOCK |
| 447 | help |
| 448 | If the workbuf is not passed from the PSP to coreboot, set the |
| 449 | recovery flag and reboot. The PSP will read this byte, mark the |
| 450 | recovery request in VBNV, and reset the system into recovery mode. |
| 451 | |
| 452 | This is the byte before the default first byte used by VBNV |
| 453 | (0x26 + 0x0E - 1) |
| 454 | |
Matt DeVillier | f9fea86 | 2022-10-04 16:41:28 -0500 | [diff] [blame] | 455 | if VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK |
Martin Roth | 9aa8d11 | 2020-06-04 21:31:41 -0600 | [diff] [blame] | 456 | |
| 457 | config RWA_REGION_ONLY |
| 458 | string |
| 459 | default "apu/amdfw_a" |
| 460 | help |
| 461 | Add a space-delimited list of filenames that should only be in the |
| 462 | RW-A section. |
| 463 | |
Matt DeVillier | f9fea86 | 2022-10-04 16:41:28 -0500 | [diff] [blame] | 464 | endif # VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK |
| 465 | |
| 466 | if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK |
| 467 | |
Martin Roth | 9aa8d11 | 2020-06-04 21:31:41 -0600 | [diff] [blame] | 468 | config RWB_REGION_ONLY |
| 469 | string |
| 470 | default "apu/amdfw_b" |
| 471 | help |
| 472 | Add a space-delimited list of filenames that should only be in the |
| 473 | RW-B section. |
| 474 | |
Martin Roth | 9aa8d11 | 2020-06-04 21:31:41 -0600 | [diff] [blame] | 475 | endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK |
| 476 | |
Martin Roth | 1f33762 | 2019-04-22 16:08:31 -0600 | [diff] [blame] | 477 | endif # SOC_AMD_PICASSO |