blob: f853c66ed6d50bb252cc93ff150a459438748a2b [file] [log] [blame]
Patrick Georgi0588d192009-08-12 15:00:51 +00001##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00002## This file is part of the coreboot project.
Patrick Georgi0588d192009-08-12 15:00:51 +00003##
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -05004## Copyright (C) 2012 Alexandru Gagniuc <mr.nuke.me@gmail.com>
Stefan Reinauer16f515a2010-01-20 18:44:30 +00005## Copyright (C) 2009-2010 coresystems GmbH
Patrick Georgi0588d192009-08-12 15:00:51 +00006##
Stefan Reinauer16f515a2010-01-20 18:44:30 +00007## This program is free software; you can redistribute it and/or modify
8## it under the terms of the GNU General Public License as published by
9## the Free Software Foundation; version 2 of the License.
10##
11## This program is distributed in the hope that it will be useful,
12## but WITHOUT ANY WARRANTY; without even the implied warranty of
13## MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14## GNU General Public License for more details.
15##
Patrick Georgi0588d192009-08-12 15:00:51 +000016
Uwe Hermannad8c95f2012-04-12 22:00:03 +020017mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +000018
Uwe Hermannc04be932009-10-05 13:55:28 +000019menu "General setup"
20
Lee Leahybb70c402017-04-03 07:38:20 -070021config COREBOOT_BUILD
22 bool
23 default y
24
Uwe Hermannc04be932009-10-05 13:55:28 +000025config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000026 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000027 help
28 Append an extra string to the end of the coreboot version.
29
Uwe Hermann168b11b2009-10-07 16:15:40 +000030 This can be useful if, for instance, you want to append the
31 respective board's hostname or some other identifying string to
32 the coreboot version number, so that you can easily distinguish
33 boot logs of different boards from each other.
34
Patrick Georgi4b8a2412010-02-09 19:35:16 +000035config CBFS_PREFIX
36 string "CBFS prefix to use"
37 default "fallback"
38 help
39 Select the prefix to all files put into the image. It's "fallback"
40 by default, "normal" is a common alternative.
41
Patrick Georgi23d89cc2010-03-16 01:17:19 +000042choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020043 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000044 default COMPILER_GCC
45 help
46 This option allows you to select the compiler used for building
47 coreboot.
Martin Rotha5a628e82016-01-19 12:01:09 -070048 You must build the coreboot crosscompiler for the board that you
49 have selected.
50
51 To build all the GCC crosscompilers (takes a LONG time), run:
52 make crossgcc
53
54 For help on individual architectures, run the command:
55 make help_toolchain
Patrick Georgi23d89cc2010-03-16 01:17:19 +000056
57config COMPILER_GCC
58 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020059 help
60 Use the GNU Compiler Collection (GCC) to build coreboot.
61
62 For details see http://gcc.gnu.org.
63
Patrick Georgi23d89cc2010-03-16 01:17:19 +000064config COMPILER_LLVM_CLANG
Martin Rotha5a628e82016-01-19 12:01:09 -070065 bool "LLVM/clang (TESTING ONLY - Not currently working)"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020066 help
Martin Rotha5a628e82016-01-19 12:01:09 -070067 Use LLVM/clang to build coreboot. To use this, you must build the
68 coreboot version of the clang compiler. Run the command
69 make clang
70 Note that this option is not currently working correctly and should
71 really only be selected if you're trying to work on getting clang
72 operational.
Uwe Hermannad8c95f2012-04-12 22:00:03 +020073
74 For details see http://clang.llvm.org.
75
Patrick Georgi23d89cc2010-03-16 01:17:19 +000076endchoice
77
Patrick Georgi9b0de712013-12-29 18:45:23 +010078config ANY_TOOLCHAIN
79 bool "Allow building with any toolchain"
80 default n
Patrick Georgi9b0de712013-12-29 18:45:23 +010081 help
82 Many toolchains break when building coreboot since it uses quite
83 unusual linker features. Unless developers explicitely request it,
84 we'll have to assume that they use their distro compiler by mistake.
85 Make sure that using patched compilers is a conscious decision.
86
Patrick Georgi516a2a72010-03-25 21:45:25 +000087config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +020088 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +000089 default n
90 help
91 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +020092
93 Requires the ccache utility in your system $PATH.
94
95 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +000096
Sol Boucher69b88bf2015-02-26 11:47:19 -080097config FMD_GENPARSER
98 bool "Generate flashmap descriptor parser using flex and bison"
99 default n
Sol Boucher69b88bf2015-02-26 11:47:19 -0800100 help
101 Enable this option if you are working on the flashmap descriptor
102 parser and made changes to fmd_scanner.l or fmd_parser.y.
103
104 Otherwise, say N to use the provided pregenerated scanner/parser.
105
Martin Rothf411b702017-04-09 19:12:42 -0600106config UTIL_GENPARSER
107 bool "Generate SCONFIG & BLOBTOOL parser using flex and bison"
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000108 default n
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000109 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200110 Enable this option if you are working on the sconfig device tree
Martin Rothf411b702017-04-09 19:12:42 -0600111 parser or blobtool and made changes to the .l or .y files.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200112
Sol Boucher69b88bf2015-02-26 11:47:19 -0800113 Otherwise, say N to use the provided pregenerated scanner/parser.
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000114
Joe Korty6d772522010-05-19 18:41:15 +0000115config USE_OPTION_TABLE
116 bool "Use CMOS for configuration values"
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000117 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000118 help
119 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200120 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000121
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600122config STATIC_OPTION_TABLE
123 bool "Load default configuration values into CMOS on each boot"
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600124 depends on USE_OPTION_TABLE
125 help
126 Enable this option to reset "CMOS" NVRAM values to default on
127 every boot. Use this if you want the NVRAM configuration to
128 never be modified from its default values.
129
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000130config COMPRESS_RAMSTAGE
131 bool "Compress ramstage with LZMA"
Martin Roth75e5cb72016-12-15 15:05:37 -0700132 # Default value set at the end of the file
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000133 help
134 Compress ramstage to save memory in the flash image. Note
135 that decompression might slow down booting if the boot flash
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200136 is connected through a slow link (i.e. SPI).
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000137
Julius Werner09f29212015-09-29 13:51:35 -0700138config COMPRESS_PRERAM_STAGES
139 bool "Compress romstage and verstage with LZ4"
Martin Rothf2e04612016-03-09 15:50:23 -0700140 depends on !ARCH_X86
Martin Roth75e5cb72016-12-15 15:05:37 -0700141 # Default value set at the end of the file
Julius Werner09f29212015-09-29 13:51:35 -0700142 help
143 Compress romstage and (if it exists) verstage with LZ4 to save flash
144 space and speed up boot, since the time for reading the image from SPI
145 (and in the vboot case verifying it) is usually much greater than the
146 time spent decompressing. Doesn't work for XIP stages (assume all
147 ARCH_X86 for now) for obvious reasons.
148
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200149config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200150 bool "Include the coreboot .config file into the ROM image"
Martin Roth75e5cb72016-12-15 15:05:37 -0700151 # Default value set at the end of the file
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200152 help
153 Include the .config file that was used to compile coreboot
154 in the (CBFS) ROM image. This is useful if you want to know which
155 options were used to build a specific coreboot.rom image.
156
Daniele Forsi53847a22014-07-22 18:00:56 +0200157 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200158
159 You can use the following command to easily list the options:
160
161 grep -a CONFIG_ coreboot.rom
162
163 Alternatively, you can also use cbfstool to print the image
164 contents (including the raw 'config' item we're looking for).
165
166 Example:
167
168 $ cbfstool coreboot.rom print
169 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
170 offset 0x0
171 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600172
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200173 Name Offset Type Size
174 cmos_layout.bin 0x0 cmos layout 1159
175 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200176 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200177 fallback/payload 0x80dc0 payload 51526
178 config 0x8d740 raw 3324
179 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200180
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700181config COLLECT_TIMESTAMPS
182 bool "Create a table of timestamps collected during boot"
Paul Menzel4e4a7632015-10-11 11:57:44 +0200183 default y if ARCH_X86
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700184 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200185 Make coreboot create a table of timer-ID/timer-value pairs to
186 allow measuring time spent at different phases of the boot process.
187
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200188config USE_BLOBS
189 bool "Allow use of binary-only repository"
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200190 help
191 This draws in the blobs repository, which contains binary files that
192 might be required for some chipsets or boards.
193 This flag ensures that a "Free" option remains available for users.
194
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800195config COVERAGE
196 bool "Code coverage support"
197 depends on COMPILER_GCC
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800198 help
199 Add code coverage support for coreboot. This will store code
200 coverage information in CBMEM for extraction from user space.
201 If unsure, say N.
202
Ryan Salsamendiab37e9a2017-06-11 21:07:31 -0700203config UBSAN
204 bool "Undefined behavior sanitizer support"
205 default n
206 help
207 Instrument the code with checks for undefined behavior. If unsure,
208 say N because it adds a small performance penalty and may abort
209 on code that happens to work in spite of the UB.
210
Stefan Reinauer58470e32014-10-17 13:08:36 +0200211config RELOCATABLE_RAMSTAGE
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200212 depends on EARLY_CBMEM_INIT
Stefan Reinauer58470e32014-10-17 13:08:36 +0200213 bool "Build the ramstage to be relocatable in 32-bit address space."
Vladimir Serbinenko633352c2015-05-30 22:21:37 +0200214 select RELOCATABLE_MODULES
Stefan Reinauer58470e32014-10-17 13:08:36 +0200215 help
216 The reloctable ramstage support allows for the ramstage to be built
217 as a relocatable module. The stage loader can identify a place
218 out of the OS way so that copying memory is unnecessary during an S3
219 wake. When selecting this option the romstage is responsible for
220 determing a stack location to use for loading the ramstage.
221
222config CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM
223 depends on RELOCATABLE_RAMSTAGE
Arthur Heymans410f2562017-01-25 15:27:52 +0100224 bool
Stefan Reinauer58470e32014-10-17 13:08:36 +0200225 help
226 The relocated ramstage is saved in an area specified by the
227 by the board and/or chipset.
228
Stefan Reinauer58470e32014-10-17 13:08:36 +0200229config UPDATE_IMAGE
230 bool "Update existing coreboot.rom image"
Stefan Reinauer58470e32014-10-17 13:08:36 +0200231 help
232 If this option is enabled, no new coreboot.rom file
233 is created. Instead it is expected that there already
234 is a suitable file for further processing.
235 The bootblock will not be modified.
236
Martin Roth5942e062016-01-20 14:59:21 -0700237 If unsure, select 'N'
238
Stefan Reinauerd06258c2015-03-26 16:29:00 -0700239config BOARD_ID_STRING
240 string "Board ID"
Martin Roth75e5cb72016-12-15 15:05:37 -0700241 # Default value set at the end of the file
Stefan Reinauerd06258c2015-03-26 16:29:00 -0700242 depends on BOARD_ID_MANUAL
243 help
244 This string is placed in the 'board_id' CBFS file for indicating
245 board type.
246
David Hendricks627b3bd2014-11-03 17:42:09 -0800247config RAM_CODE_SUPPORT
Vladimir Serbinenko8ef9c562015-05-30 22:55:44 +0200248 bool
David Hendricks627b3bd2014-11-03 17:42:09 -0800249 help
250 If enabled, coreboot discovers RAM configuration (value obtained by
251 reading board straps) and stores it in coreboot table.
252
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400253config BOOTSPLASH_IMAGE
254 bool "Add a bootsplash image"
255 help
256 Select this option if you have a bootsplash image that you would
257 like to add to your ROM.
258
259 This will only add the image to the ROM. To actually run it check
260 options under 'Display' section.
261
262config BOOTSPLASH_FILE
263 string "Bootsplash path and filename"
264 depends on BOOTSPLASH_IMAGE
Martin Roth75e5cb72016-12-15 15:05:37 -0700265 # Default value set at the end of the file
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400266 help
267 The path and filename of the file to use as graphical bootsplash
268 screen. The file format has to be jpg.
269
Uwe Hermannc04be932009-10-05 13:55:28 +0000270endmenu
271
Martin Roth026e4dc2015-06-19 23:17:15 -0600272menu "Mainboard"
273
Stefan Reinauera48ca842015-04-04 01:58:28 +0200274source "src/mainboard/Kconfig"
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000275
Marshall Dawsone9375132016-09-04 08:38:33 -0600276config DEVICETREE
277 string
278 default "devicetree.cb"
279 help
280 This symbol allows mainboards to select a different file under their
281 mainboard directory for the devicetree.cb file. This allows the board
282 variants that need different devicetrees to be in the same directory.
283
284 Examples: "devicetree.variant.cb"
285 "variant/devicetree.cb"
286
Martin Roth026e4dc2015-06-19 23:17:15 -0600287config CBFS_SIZE
288 hex "Size of CBFS filesystem in ROM"
Martin Roth75e5cb72016-12-15 15:05:37 -0700289 # Default value set at the end of the file
Martin Roth026e4dc2015-06-19 23:17:15 -0600290 help
291 This is the part of the ROM actually managed by CBFS, located at the
292 end of the ROM (passed through cbfstool -o) on x86 and at at the start
293 of the ROM (passed through cbfstool -s) everywhere else. It defaults
294 to span the whole ROM on all but Intel systems that use an Intel Firmware
295 Descriptor. It can be overridden to make coreboot live alongside other
296 components like ChromeOS's vboot/FMAP or Intel's IFD / ME / TXE
297 binaries.
298
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200299config FMDFILE
300 string "fmap description file in fmd format"
Patrick Georgi5d7ab392015-12-12 00:23:15 +0100301 default "src/mainboard/$(CONFIG_MAINBOARD_DIR)/chromeos.fmd" if CHROMEOS
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200302 default ""
303 help
304 The build system creates a default FMAP from ROM_SIZE and CBFS_SIZE,
305 but in some cases more complex setups are required.
306 When an fmd is specified, it overrides the default format.
307
Vadim Bendebury26588702016-06-02 20:43:19 -0700308config MAINBOARD_HAS_TPM2
309 bool
310 default n
311 help
312 There is a TPM device installed on the mainboard, and it is
313 compliant with version 2 TCG TPM specification. Could be connected
314 over LPC, SPI or I2C.
315
Martin Rothda1ca202015-12-26 16:51:16 -0700316endmenu
317
Martin Rothb09a5692016-01-24 19:38:33 -0700318# load site-local kconfig to allow user specific defaults and overrides
319source "site-local/Kconfig"
320
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200321config SYSTEM_TYPE_LAPTOP
Martin Roth595e7772015-04-26 18:53:26 -0600322 default n
323 bool
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200324
Werner Zehc0fb3612016-01-14 15:08:36 +0100325config CBFS_AUTOGEN_ATTRIBUTES
326 default n
327 bool
328 help
329 If this option is selected, every file in cbfs which has a constraint
330 regarding position or alignment will get an additional file attribute
331 which describes this constraint.
332
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000333menu "Chipset"
334
Duncan Lauried2119762015-06-08 18:11:56 -0700335comment "SoC"
Chris Chingaa8e5d32017-10-20 10:43:39 -0600336source "src/soc/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000337comment "CPU"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200338source "src/cpu/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000339comment "Northbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200340source "src/northbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000341comment "Southbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200342source "src/southbridge/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000343comment "Super I/O"
Omar Pakker57603e22016-07-29 23:31:45 +0200344source "src/superio/*/*/Kconfig"
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000345comment "Embedded Controllers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200346source "src/ec/acpi/Kconfig"
347source "src/ec/*/*/Kconfig"
Stefan Reinauer86ddd732016-03-11 20:22:28 -0800348# FIXME move to vendorcode
Marc Jones78687972015-04-22 23:16:31 -0600349source "src/drivers/intel/fsp1_0/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000350
Martin Roth59aa2b12015-06-20 16:17:12 -0600351source "src/southbridge/intel/common/firmware/Kconfig"
Martin Rothe1523ec2015-06-19 22:30:43 -0600352source "src/vendorcode/*/Kconfig"
Martin Roth59aa2b12015-06-20 16:17:12 -0600353
Martin Rothe1523ec2015-06-19 22:30:43 -0600354source "src/arch/*/Kconfig"
355
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000356endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000357
Stefan Reinauera48ca842015-04-04 01:58:28 +0200358source "src/device/Kconfig"
Stefan Reinauer95a63962012-11-13 17:00:01 -0800359
Rudolf Marekd9c25492010-05-16 15:31:53 +0000360menu "Generic Drivers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200361source "src/drivers/*/Kconfig"
Stefan Reinauer86ddd732016-03-11 20:22:28 -0800362source "src/drivers/*/*/Kconfig"
Lee Leahy48dbc662017-05-08 16:56:03 -0700363source "src/commonlib/storage/Kconfig"
Rudolf Marekd9c25492010-05-16 15:31:53 +0000364endmenu
365
Philipp Deppenwiese1899fbe2017-10-16 17:09:33 +0200366menu "Security"
367
368source "src/security/Kconfig"
369
370endmenu
371
Martin Roth09210a12016-05-17 11:28:23 -0600372source "src/acpi/Kconfig"
373
Aaron Durbin4a36c4e2016-08-11 11:02:26 -0500374# This option is for the current boards/chipsets where SPI flash
375# is not the boot device. Currently nearly all boards/chipsets assume
376# SPI flash is the boot device.
377config BOOT_DEVICE_NOT_SPI_FLASH
378 bool
379 default n
380
381config BOOT_DEVICE_SPI_FLASH
382 bool
383 default y if !BOOT_DEVICE_NOT_SPI_FLASH
384 default n
385
Aaron Durbin16c173f2016-08-11 14:04:10 -0500386config BOOT_DEVICE_MEMORY_MAPPED
387 bool
388 default y if ARCH_X86 && BOOT_DEVICE_SPI_FLASH
389 default n
390 help
391 Inform system if SPI is memory-mapped or not.
392
Aaron Durbine8e118d2016-08-12 15:00:10 -0500393config BOOT_DEVICE_SUPPORTS_WRITES
394 bool
395 default n
396 help
397 Indicate that the platform has writable boot device
398 support.
399
Patrick Georgi0770f252015-04-22 13:28:21 +0200400config RTC
401 bool
402 default n
403
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700404config TPM
405 bool
406 default n
Vadim Bendebury26588702016-06-02 20:43:19 -0700407 select LPC_TPM if MAINBOARD_HAS_LPC_TPM
408 select I2C_TPM if !MAINBOARD_HAS_LPC_TPM && !SPI_TPM
Stefan Reinauer7cb01e02013-08-29 16:05:02 -0700409 help
410 Enable this option to enable TPM support in coreboot.
411
412 If unsure, say N.
413
Vadim Bendebury26588702016-06-02 20:43:19 -0700414config TPM2
415 bool
416 select LPC_TPM if MAINBOARD_HAS_LPC_TPM
417 select I2C_TPM if !MAINBOARD_HAS_LPC_TPM && !SPI_TPM
418 help
419 Enable this option to enable TPM2 support in coreboot.
420
421 If unsure, say N.
422
Vadim Bendeburyb9126fe2017-03-22 16:16:34 -0700423config POWER_OFF_ON_CR50_UPDATE
424 bool
425 help
426 Power off machine while waiting for CR50 update to take effect.
427
Aaron Durbin8bc896f2017-04-19 10:19:38 -0500428config MAINBOARD_HAS_TPM_CR50
429 bool
430 default y if MAINBOARD_HAS_SPI_TPM_CR50 || MAINBOARD_HAS_I2C_TPM_CR50
431 default n
432 select MAINBOARD_HAS_TPM2
Vadim Bendeburyb9126fe2017-03-22 16:16:34 -0700433 select POWER_OFF_ON_CR50_UPDATE if ARCH_X86
Aaron Durbin8bc896f2017-04-19 10:19:38 -0500434
Patrick Georgi0588d192009-08-12 15:00:51 +0000435config HEAP_SIZE
436 hex
Myles Watson04000f42009-10-16 19:12:49 +0000437 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000438
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700439config STACK_SIZE
440 hex
Julius Werner66a476a2015-10-12 16:45:21 -0700441 default 0x1000 if ARCH_X86
442 default 0x0
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700443
Patrick Georgi0588d192009-08-12 15:00:51 +0000444config MAX_CPUS
445 int
446 default 1
447
Stefan Reinauera48ca842015-04-04 01:58:28 +0200448source "src/console/Kconfig"
Patrick Georgi0588d192009-08-12 15:00:51 +0000449
450config HAVE_ACPI_RESUME
451 bool
452 default n
453
Kyösti Mälkki9d6f3652016-06-28 07:38:46 +0300454config ACPI_HUGE_LOWMEM_BACKUP
455 bool
Kyösti Mälkki43e9c932016-11-10 11:50:21 +0200456 default n
Kyösti Mälkki9d6f3652016-06-28 07:38:46 +0300457 help
458 On S3 resume path, backup low memory from RAMBASE..RAMTOP in CBMEM.
459
Aaron Durbin87c9fae2016-01-22 15:26:04 -0600460config RESUME_PATH_SAME_AS_BOOT
461 bool
462 default y if ARCH_X86
463 depends on HAVE_ACPI_RESUME
464 help
465 This option indicates that when a system resumes it takes the
466 same path as a regular boot. e.g. an x86 system runs from the
467 reset vector at 0xfffffff0 on both resume and warm/cold boot.
468
Patrick Georgi0588d192009-08-12 15:00:51 +0000469config HAVE_HARD_RESET
470 bool
Uwe Hermann748475b2009-10-09 11:47:21 +0000471 default n
Patrick Georgi37bdb872010-02-27 08:39:04 +0000472 help
473 This variable specifies whether a given board has a hard_reset
474 function, no matter if it's provided by board code or chipset code.
475
Timothy Pearson44d53422015-05-18 16:04:10 -0500476config HAVE_ROMSTAGE_CONSOLE_SPINLOCK
477 bool
Kyösti Mälkkib5664de2016-07-08 13:33:00 +0300478 depends on EARLY_CBMEM_INIT
Timothy Pearson44d53422015-05-18 16:04:10 -0500479 default n
480
Timothy Pearson7b22d842015-08-28 19:52:05 -0500481config HAVE_ROMSTAGE_NVRAM_CBFS_SPINLOCK
482 bool
Kyösti Mälkkib5664de2016-07-08 13:33:00 +0300483 depends on EARLY_CBMEM_INIT
Timothy Pearson7b22d842015-08-28 19:52:05 -0500484 default n
485 help
486 This should be enabled on certain plaforms, such as the AMD
487 SR565x, that cannot handle concurrent CBFS accesses from
488 multiple APs during early startup.
489
Timothy Pearsonc764c742015-08-28 20:48:17 -0500490config HAVE_ROMSTAGE_MICROCODE_CBFS_SPINLOCK
491 bool
Kyösti Mälkkib5664de2016-07-08 13:33:00 +0300492 depends on EARLY_CBMEM_INIT
Timothy Pearsonc764c742015-08-28 20:48:17 -0500493 default n
494
Aaron Durbina4217912013-04-29 22:31:51 -0500495config HAVE_MONOTONIC_TIMER
496 def_bool n
497 help
498 The board/chipset provides a monotonic timer.
499
Aaron Durbine5e36302014-09-25 10:05:15 -0500500config GENERIC_UDELAY
501 def_bool n
502 depends on HAVE_MONOTONIC_TIMER
503 help
504 The board/chipset uses a generic udelay function utilizing the
505 monotonic timer.
506
Aaron Durbin340ca912013-04-30 09:58:12 -0500507config TIMER_QUEUE
508 def_bool n
509 depends on HAVE_MONOTONIC_TIMER
510 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300511 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500512
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500513config COOP_MULTITASKING
514 def_bool n
Aaron Durbin38c326d2013-05-06 12:22:23 -0500515 depends on TIMER_QUEUE && ARCH_X86
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500516 help
517 Cooperative multitasking allows callbacks to be multiplexed on the
518 main thread of ramstage. With this enabled it allows for multiple
519 execution paths to take place when they have udelay() calls within
520 their code.
521
522config NUM_THREADS
523 int
524 default 4
525 depends on COOP_MULTITASKING
526 help
527 How many execution threads to cooperatively multitask with.
528
Patrick Georgi0588d192009-08-12 15:00:51 +0000529config HAVE_OPTION_TABLE
530 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000531 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000532 help
533 This variable specifies whether a given board has a cmos.layout
534 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000535 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000536
Patrick Georgi0588d192009-08-12 15:00:51 +0000537config PIRQ_ROUTE
538 bool
539 default n
540
541config HAVE_SMI_HANDLER
542 bool
543 default n
544
545config PCI_IO_CFG_EXT
546 bool
547 default n
548
549config IOAPIC
550 bool
551 default n
552
Kyösti Mälkki107f72e2014-01-06 11:06:26 +0200553config CACHE_ROM_SIZE_OVERRIDE
Stefan Reinauer5b635792012-08-16 14:05:42 -0700554 hex
Martin Roth3b878122016-09-30 14:43:01 -0600555 default 0x0
Stefan Reinauer5b635792012-08-16 14:05:42 -0700556
Myles Watson45bb25f2009-09-22 18:49:08 +0000557config USE_WATCHDOG_ON_BOOT
558 bool
559 default n
560
Myles Watson45bb25f2009-09-22 18:49:08 +0000561config GFXUMA
562 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000563 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000564 help
565 Enable Unified Memory Architecture for graphics.
566
Myles Watsonb8e20272009-10-15 13:35:47 +0000567config HAVE_ACPI_TABLES
568 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000569 help
570 This variable specifies whether a given board has ACPI table support.
571 It is usually set in mainboard/*/Kconfig.
Myles Watsonb8e20272009-10-15 13:35:47 +0000572
573config HAVE_MP_TABLE
574 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000575 help
576 This variable specifies whether a given board has MP table support.
577 It is usually set in mainboard/*/Kconfig.
578 Whether or not the MP table is actually generated by coreboot
579 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000580
581config HAVE_PIRQ_TABLE
582 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000583 help
584 This variable specifies whether a given board has PIRQ table support.
585 It is usually set in mainboard/*/Kconfig.
586 Whether or not the PIRQ table is actually generated by coreboot
587 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000588
Alexandru Gagniuc70c660f2012-08-23 02:32:58 -0500589config MAX_PIRQ_LINKS
590 int
591 default 4
592 help
593 This variable specifies the number of PIRQ interrupt links which are
594 routable. On most chipsets, this is 4, INTA through INTD. Some
595 chipsets offer more than four links, commonly up to INTH. They may
596 also have a separate link for ATA or IOAPIC interrupts. When the PIRQ
597 table specifies links greater than 4, pirq_route_irqs will not
598 function properly, unless this variable is correctly set.
599
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200600config COMMON_FADT
601 bool
602 default n
603
Aaron Durbin9420a522015-11-17 16:31:00 -0600604config ACPI_NHLT
605 bool
606 default n
607 help
608 Build support for NHLT (non HD Audio) ACPI table generation.
609
Myles Watsond73c1b52009-10-26 15:14:07 +0000610#These Options are here to avoid "undefined" warnings.
611#The actual selection and help texts are in the following menu.
612
Uwe Hermann168b11b2009-10-07 16:15:40 +0000613menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000614
Myles Watsonb8e20272009-10-15 13:35:47 +0000615config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800616 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
617 bool
618 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000619 help
620 Generate an MP table (conforming to the Intel MultiProcessor
621 specification 1.4) for this board.
622
623 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000624
Myles Watsonb8e20272009-10-15 13:35:47 +0000625config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800626 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
627 bool
628 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000629 help
630 Generate a PIRQ table for this board.
631
632 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000633
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200634config GENERATE_SMBIOS_TABLES
635 depends on ARCH_X86
636 bool "Generate SMBIOS tables"
637 default y
638 help
639 Generate SMBIOS tables for this board.
640
641 If unsure, say Y.
642
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200643config SMBIOS_PROVIDED_BY_MOBO
644 bool
645 default n
646
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200647config MAINBOARD_SERIAL_NUMBER
648 string "SMBIOS Serial Number"
649 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200650 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200651 default "123456789"
Martin Roth595e7772015-04-26 18:53:26 -0600652 help
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200653 The Serial Number to store in SMBIOS structures.
654
655config MAINBOARD_VERSION
656 string "SMBIOS Version Number"
657 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200658 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200659 default "1.0"
660 help
661 The Version Number to store in SMBIOS structures.
662
663config MAINBOARD_SMBIOS_MANUFACTURER
664 string "SMBIOS Manufacturer"
665 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200666 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200667 default MAINBOARD_VENDOR
668 help
669 Override the default Manufacturer stored in SMBIOS structures.
670
671config MAINBOARD_SMBIOS_PRODUCT_NAME
672 string "SMBIOS Product name"
673 depends on GENERATE_SMBIOS_TABLES
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200674 depends on !SMBIOS_PROVIDED_BY_MOBO
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200675 default MAINBOARD_PART_NUMBER
676 help
677 Override the default Product name stored in SMBIOS structures.
678
Myles Watson45bb25f2009-09-22 18:49:08 +0000679endmenu
680
Martin Roth21c06502016-02-04 19:52:27 -0700681source "payloads/Kconfig"
Peter Stugea758ca22009-09-17 16:21:31 +0000682
Uwe Hermann168b11b2009-10-07 16:15:40 +0000683menu "Debugging"
684
685# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000686config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000687 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200688 default n
Denis 'GNUtoo' Carikli3747ba12015-12-10 22:04:56 +0100689 depends on CONSOLE_SERIAL
Patrick Georgi0588d192009-08-12 15:00:51 +0000690 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000691 If enabled, you will be able to set breakpoints for gdb debugging.
Stefan Reinauer8677a232010-12-11 20:33:41 +0000692 See src/arch/x86/lib/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000693
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200694config GDB_WAIT
Denis 'GNUtoo' Carikli7d234f22015-12-10 21:58:52 +0100695 bool "Wait for a GDB connection in the ramstage"
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200696 default n
697 depends on GDB_STUB
698 help
Denis 'GNUtoo' Carikli7d234f22015-12-10 21:58:52 +0100699 If enabled, coreboot will wait for a GDB connection in the ramstage.
700
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200701
Julius Wernerd82e0cf2015-02-17 17:27:23 -0800702config FATAL_ASSERTS
703 bool "Halt when hitting a BUG() or assertion error"
704 default n
705 help
706 If enabled, coreboot will call hlt() on a BUG() or failed ASSERT().
707
Stefan Reinauerfe422182012-05-02 16:33:18 -0700708config DEBUG_CBFS
709 bool "Output verbose CBFS debug messages"
710 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700711 help
712 This option enables additional CBFS related debug messages.
713
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000714config HAVE_DEBUG_RAM_SETUP
715 def_bool n
716
Uwe Hermann01ce6012010-03-05 10:03:50 +0000717config DEBUG_RAM_SETUP
718 bool "Output verbose RAM init debug messages"
719 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000720 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000721 help
722 This option enables additional RAM init related debug messages.
723 It is recommended to enable this when debugging issues on your
724 board which might be RAM init related.
725
726 Note: This option will increase the size of the coreboot image.
727
728 If unsure, say N.
729
Patrick Georgie82618d2010-10-01 14:50:12 +0000730config HAVE_DEBUG_CAR
731 def_bool n
732
Peter Stuge5015f792010-11-10 02:00:32 +0000733config DEBUG_CAR
734 def_bool n
735 depends on HAVE_DEBUG_CAR
736
737if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
Uwe Hermanna953f372010-11-10 00:14:32 +0000738# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
739# printk(BIOS_DEBUG, ...) calls.
Patrick Georgie82618d2010-10-01 14:50:12 +0000740config DEBUG_CAR
741 bool "Output verbose Cache-as-RAM debug messages"
742 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000743 depends on HAVE_DEBUG_CAR
Patrick Georgie82618d2010-10-01 14:50:12 +0000744 help
745 This option enables additional CAR related debug messages.
Peter Stuge5015f792010-11-10 02:00:32 +0000746endif
Patrick Georgie82618d2010-10-01 14:50:12 +0000747
Myles Watson80e914ff2010-06-01 19:25:31 +0000748config DEBUG_PIRQ
749 bool "Check PIRQ table consistency"
750 default n
751 depends on GENERATE_PIRQ_TABLE
752 help
753 If unsure, say N.
754
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000755config HAVE_DEBUG_SMBUS
756 def_bool n
757
Uwe Hermann01ce6012010-03-05 10:03:50 +0000758config DEBUG_SMBUS
759 bool "Output verbose SMBus debug messages"
760 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000761 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000762 help
763 This option enables additional SMBus (and SPD) debug messages.
764
765 Note: This option will increase the size of the coreboot image.
766
767 If unsure, say N.
768
769config DEBUG_SMI
770 bool "Output verbose SMI debug messages"
771 default n
772 depends on HAVE_SMI_HANDLER
Martin Roth3a543182015-09-28 15:27:24 -0600773 select SPI_FLASH_SMM if SPI_CONSOLE
Uwe Hermann01ce6012010-03-05 10:03:50 +0000774 help
775 This option enables additional SMI related debug messages.
776
777 Note: This option will increase the size of the coreboot image.
778
779 If unsure, say N.
780
Stefan Reinauerbc0f7a62010-08-01 15:41:14 +0000781config DEBUG_SMM_RELOCATION
782 bool "Debug SMM relocation code"
783 default n
784 depends on HAVE_SMI_HANDLER
785 help
786 This option enables additional SMM handler relocation related
787 debug messages.
788
789 Note: This option will increase the size of the coreboot image.
790
791 If unsure, say N.
792
Uwe Hermanna953f372010-11-10 00:14:32 +0000793# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
794# printk(BIOS_DEBUG, ...) calls.
795config DEBUG_MALLOC
Stefan Reinauer95a63962012-11-13 17:00:01 -0800796 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
797 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000798 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000799 help
800 This option enables additional malloc related debug messages.
801
802 Note: This option will increase the size of the coreboot image.
803
804 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300805
806# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
807# printk(BIOS_DEBUG, ...) calls.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300808config DEBUG_ACPI
Stefan Reinauer95a63962012-11-13 17:00:01 -0800809 prompt "Output verbose ACPI debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
810 bool
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300811 default n
812 help
813 This option enables additional ACPI related debug messages.
814
815 Note: This option will slightly increase the size of the coreboot image.
816
817 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300818
Uwe Hermanna953f372010-11-10 00:14:32 +0000819# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
820# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000821config REALMODE_DEBUG
Stefan Reinauer95a63962012-11-13 17:00:01 -0800822 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8
823 bool
Myles Watson6c9bc012010-09-07 22:30:15 +0000824 default n
Peter Stuge5015f792010-11-10 02:00:32 +0000825 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +0000826 help
827 This option enables additional x86emu related debug messages.
828
829 Note: This option will increase the time to emulate a ROM.
830
831 If unsure, say N.
832
Uwe Hermann01ce6012010-03-05 10:03:50 +0000833config X86EMU_DEBUG
834 bool "Output verbose x86emu debug messages"
835 default n
836 depends on PCI_OPTION_ROM_RUN_YABEL
837 help
838 This option enables additional x86emu related debug messages.
839
840 Note: This option will increase the size of the coreboot image.
841
842 If unsure, say N.
843
844config X86EMU_DEBUG_JMP
845 bool "Trace JMP/RETF"
846 default n
847 depends on X86EMU_DEBUG
848 help
849 Print information about JMP and RETF opcodes from x86emu.
850
851 Note: This option will increase the size of the coreboot image.
852
853 If unsure, say N.
854
855config X86EMU_DEBUG_TRACE
856 bool "Trace all opcodes"
857 default n
858 depends on X86EMU_DEBUG
859 help
860 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +0000861
Uwe Hermann01ce6012010-03-05 10:03:50 +0000862 WARNING: This will produce a LOT of output and take a long time.
863
864 Note: This option will increase the size of the coreboot image.
865
866 If unsure, say N.
867
868config X86EMU_DEBUG_PNP
869 bool "Log Plug&Play accesses"
870 default n
871 depends on X86EMU_DEBUG
872 help
873 Print Plug And Play accesses made by option ROMs.
874
875 Note: This option will increase the size of the coreboot image.
876
877 If unsure, say N.
878
879config X86EMU_DEBUG_DISK
880 bool "Log Disk I/O"
881 default n
882 depends on X86EMU_DEBUG
883 help
884 Print Disk I/O related messages.
885
886 Note: This option will increase the size of the coreboot image.
887
888 If unsure, say N.
889
890config X86EMU_DEBUG_PMM
891 bool "Log PMM"
892 default n
893 depends on X86EMU_DEBUG
894 help
895 Print messages related to POST Memory Manager (PMM).
896
897 Note: This option will increase the size of the coreboot image.
898
899 If unsure, say N.
900
901
902config X86EMU_DEBUG_VBE
903 bool "Debug VESA BIOS Extensions"
904 default n
905 depends on X86EMU_DEBUG
906 help
907 Print messages related to VESA BIOS Extension (VBE) functions.
908
909 Note: This option will increase the size of the coreboot image.
910
911 If unsure, say N.
912
913config X86EMU_DEBUG_INT10
914 bool "Redirect INT10 output to console"
915 default n
916 depends on X86EMU_DEBUG
917 help
918 Let INT10 (i.e. character output) calls print messages to debug output.
919
920 Note: This option will increase the size of the coreboot image.
921
922 If unsure, say N.
923
924config X86EMU_DEBUG_INTERRUPTS
925 bool "Log intXX calls"
926 default n
927 depends on X86EMU_DEBUG
928 help
929 Print messages related to interrupt handling.
930
931 Note: This option will increase the size of the coreboot image.
932
933 If unsure, say N.
934
935config X86EMU_DEBUG_CHECK_VMEM_ACCESS
936 bool "Log special memory accesses"
937 default n
938 depends on X86EMU_DEBUG
939 help
940 Print messages related to accesses to certain areas of the virtual
941 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
942
943 Note: This option will increase the size of the coreboot image.
944
945 If unsure, say N.
946
947config X86EMU_DEBUG_MEM
948 bool "Log all memory accesses"
949 default n
950 depends on X86EMU_DEBUG
951 help
952 Print memory accesses made by option ROM.
953 Note: This also includes accesses to fetch instructions.
954
955 Note: This option will increase the size of the coreboot image.
956
957 If unsure, say N.
958
959config X86EMU_DEBUG_IO
960 bool "Log IO accesses"
961 default n
962 depends on X86EMU_DEBUG
963 help
964 Print I/O accesses made by option ROM.
965
966 Note: This option will increase the size of the coreboot image.
967
968 If unsure, say N.
969
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +0200970config X86EMU_DEBUG_TIMINGS
971 bool "Output timing information"
972 default n
973 depends on X86EMU_DEBUG && UDELAY_LAPIC && HAVE_MONOTONIC_TIMER
974 help
975 Print timing information needed by i915tool.
976
977 If unsure, say N.
978
Stefan Reinauerdfb098d2011-11-17 12:50:54 -0800979config DEBUG_TPM
980 bool "Output verbose TPM debug messages"
981 default n
Vadim Bendebury26588702016-06-02 20:43:19 -0700982 depends on TPM || TPM2
Stefan Reinauerdfb098d2011-11-17 12:50:54 -0800983 help
984 This option enables additional TPM related debug messages.
985
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700986config DEBUG_SPI_FLASH
987 bool "Output verbose SPI flash debug messages"
988 default n
989 depends on SPI_FLASH
990 help
991 This option enables additional SPI flash related debug messages.
992
Kyösti Mälkki3be80cc2013-06-06 10:46:37 +0300993config DEBUG_USBDEBUG
994 bool "Output verbose USB 2.0 EHCI debug dongle messages"
995 default n
996 depends on USBDEBUG
997 help
998 This option enables additional USB 2.0 debug dongle related messages.
999
1000 Select this to debug the connection of usbdebug dongle. Note that
1001 you need some other working console to receive the messages.
1002
Stefan Reinauer8e073822012-04-04 00:07:22 +02001003if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1004# Only visible with the right southbridge and loglevel.
1005config DEBUG_INTEL_ME
1006 bool "Verbose logging for Intel Management Engine"
1007 default n
1008 help
1009 Enable verbose logging for Intel Management Engine driver that
1010 is present on Intel 6-series chipsets.
1011endif
1012
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001013config TRACE
1014 bool "Trace function calls"
1015 default n
1016 help
1017 If enabled, every function will print information to console once
1018 the function is entered. The syntax is ~0xaaaabbbb(0xccccdddd)
1019 the 0xaaaabbbb is the actual function and 0xccccdddd is EIP
Ben Gardner8420ad42015-11-18 10:46:53 -06001020 of calling function. Please note some printk related functions
Rudolf Marek7f0e9302011-09-02 23:23:41 +02001021 are omitted from trace to have good looking console dumps.
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001022
1023config DEBUG_COVERAGE
1024 bool "Debug code coverage"
1025 default n
1026 depends on COVERAGE
1027 help
1028 If enabled, the code coverage hooks in coreboot will output some
1029 information about the coverage data that is dumped.
1030
Jonathan Neuschäferfc04f9b2016-06-29 21:59:32 +02001031config DEBUG_BOOT_STATE
1032 bool "Debug boot state machine"
1033 default n
1034 help
1035 Control debugging of the boot state machine. When selected displays
1036 the state boundaries in ramstage.
1037
Jonathan Neuschäfer538e4462016-08-22 19:37:15 +02001038config DEBUG_PRINT_PAGE_TABLES
1039 bool "Print the page tables after construction"
1040 default n
1041 depends on ARCH_RISCV
1042 help
1043 After the page tables have been built, print them on the debug
1044 console.
1045
Nico Hubere84e6252016-10-05 17:43:56 +02001046config DEBUG_ADA_CODE
1047 bool "Compile debug code in Ada sources"
1048 default n
1049 help
1050 Add the compiler switch `-gnata` to compile code guarded by
1051 `pragma Debug`.
1052
Uwe Hermann168b11b2009-10-07 16:15:40 +00001053endmenu
1054
Martin Roth8e4aafb2016-12-15 15:25:15 -07001055
1056###############################################################################
1057# Set variables with no prompt - these can be set anywhere, and putting at
1058# the end of this file gives the most flexibility.
Nico Huber3db76532017-05-18 18:07:34 +02001059
1060source "src/lib/Kconfig"
1061
Myles Watsond73c1b52009-10-26 15:14:07 +00001062config ENABLE_APIC_EXT_ID
1063 bool
1064 default n
Myles Watson2e672732009-11-12 16:38:03 +00001065
1066config WARNINGS_ARE_ERRORS
1067 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001068 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001069
Peter Stuge51eafde2010-10-13 06:23:02 +00001070# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1071# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1072# mutually exclusive. One of these options must be selected in the
1073# mainboard Kconfig if the chipset supports enabling and disabling of
1074# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1075# in mainboard/Kconfig to know if the button should be enabled or not.
1076
1077config POWER_BUTTON_DEFAULT_ENABLE
1078 def_bool n
1079 help
1080 Select when the board has a power button which can optionally be
1081 disabled by the user.
1082
1083config POWER_BUTTON_DEFAULT_DISABLE
1084 def_bool n
1085 help
1086 Select when the board has a power button which can optionally be
1087 enabled by the user, e.g. when the board ships with a jumper over
1088 the power switch contacts.
1089
1090config POWER_BUTTON_FORCE_ENABLE
1091 def_bool n
1092 help
1093 Select when the board requires that the power button is always
1094 enabled.
1095
1096config POWER_BUTTON_FORCE_DISABLE
1097 def_bool n
1098 help
1099 Select when the board requires that the power button is always
1100 disabled, e.g. when it has been hardwired to ground.
1101
1102config POWER_BUTTON_IS_OPTIONAL
1103 bool
1104 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1105 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1106 help
1107 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001108
1109config REG_SCRIPT
1110 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001111 default n
1112 help
1113 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001114
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001115config MAX_REBOOT_CNT
1116 int
1117 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001118 help
1119 Internal option that sets the maximum number of bootblock executions allowed
1120 with the normal image enabled before assuming the normal image is defective
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001121 and switching to the fallback image.
Martin Roth59ff3402016-02-09 09:06:46 -07001122
Lee Leahyfc3741f2016-05-26 17:12:17 -07001123config CREATE_BOARD_CHECKLIST
1124 bool
1125 default n
1126 help
1127 When selected, creates a webpage showing the implementation status for
1128 the board. Routines highlighted in green are complete, yellow are
1129 optional and red are required and must be implemented. A table is
1130 produced for each stage of the boot process except the bootblock. The
1131 red items may be used as an implementation checklist for the board.
1132
1133config MAKE_CHECKLIST_PUBLIC
1134 bool
1135 default n
1136 help
1137 When selected, build/$(CONFIG_MAINBOARD_PART_NUMBER)_checklist.html
1138 is copied into the Documentation/$(CONFIG_MAINBOARD_VENDOR)/Board
1139 directory.
1140
1141config CHECKLIST_DATA_FILE_LOCATION
1142 string
1143 help
1144 Location of the <stage>_complete.dat and <stage>_optional.dat files
1145 that are consumed during checklist processing. <stage>_complete.dat
1146 contains the symbols that are expected to be in the resulting image.
1147 <stage>_optional.dat is a subset of <stage>_complete.dat and contains
1148 a list of weak symbols which the resulting image may consume. Other
1149 symbols contained only in <stage>_complete.dat will be flagged as
1150 required and not implemented if a weak implementation is found in the
1151 resulting image.
Nico Hubere0ed9022016-10-07 12:58:17 +02001152
Martin Roth8e4aafb2016-12-15 15:25:15 -07001153config UNCOMPRESSED_RAMSTAGE
1154 bool
1155
1156config NO_XIP_EARLY_STAGES
1157 bool
1158 default n if ARCH_X86
1159 default y
1160 help
1161 Identify if early stages are eXecute-In-Place(XIP).
1162
1163config EARLY_CBMEM_INIT
1164 def_bool !LATE_CBMEM_INIT
1165
1166config EARLY_CBMEM_LIST
1167 bool
1168 default n
1169 help
1170 Enable display of CBMEM during romstage and postcar.
1171
1172config RELOCATABLE_MODULES
1173 bool
1174 help
1175 If RELOCATABLE_MODULES is selected then support is enabled for
1176 building relocatable modules in the RAM stage. Those modules can be
1177 loaded anywhere and all the relocations are handled automatically.
1178
1179config NO_STAGE_CACHE
1180 bool
1181 help
1182 Do not save any component in stage cache for resume path. On resume,
1183 all components would be read back from CBFS again.
1184
1185config GENERIC_GPIO_LIB
1186 bool
1187 help
1188 If enabled, compile the generic GPIO library. A "generic" GPIO
1189 implies configurability usually found on SoCs, particularly the
1190 ability to control internal pull resistors.
1191
1192config GENERIC_SPD_BIN
1193 bool
1194 help
1195 If enabled, add support for adding spd.hex files in cbfs as spd.bin
1196 and locating it runtime to load SPD. Additionally provide provision to
1197 fetch SPD over SMBus.
1198
1199config DIMM_MAX
1200 int
1201 default 4
1202 depends on GENERIC_SPD_BIN
1203 help
1204 Total number of memory DIMM slots available on motherboard.
1205 It is multiplication of number of channel to number of DIMMs per
1206 channel
1207
1208config DIMM_SPD_SIZE
1209 int
1210 default 256
Martin Roth8e4aafb2016-12-15 15:25:15 -07001211 help
1212 Total SPD size that will be used for DIMM.
1213 Ex: DDR3 256, DDR4 512.
1214
1215config BOARD_ID_AUTO
1216 bool
1217 default n
1218 help
1219 Mainboards that can read a board ID from the hardware straps
1220 (ie. GPIO) select this configuration option.
1221
1222config BOARD_ID_MANUAL
1223 bool
1224 default n
1225 depends on !BOARD_ID_AUTO
1226 help
1227 If you want to maintain a board ID, but the hardware does not
1228 have straps to automatically determine the ID, you can say Y
1229 here and add a file named 'board_id' to CBFS. If you don't know
1230 what this is about, say N.
1231
1232config BOOTBLOCK_CUSTOM
1233 # To be selected by arch, SoC or mainboard if it does not want use the normal
1234 # src/lib/bootblock.c#main() C entry point.
1235 bool
1236
1237config C_ENVIRONMENT_BOOTBLOCK
1238 # To be selected by arch or platform if a C environment is available during the
1239 # bootblock. Normally this signifies availability of RW memory (e.g. SRAM).
1240 bool
1241
Martin Roth75e5cb72016-12-15 15:05:37 -07001242###############################################################################
1243# Set default values for symbols created before mainboards. This allows the
1244# option to be displayed in the general menu, but the default to be loaded in
1245# the mainboard if desired.
1246config COMPRESS_RAMSTAGE
1247 default y if !UNCOMPRESSED_RAMSTAGE
1248
1249config COMPRESS_PRERAM_STAGES
1250 depends on !ARCH_X86
1251 default y
1252
1253config INCLUDE_CONFIG_FILE
1254 default y
1255
1256config BOARD_ID_STRING
1257 default "(none)"
1258 depends on BOARD_ID_MANUAL
1259
1260config BOOTSPLASH_FILE
1261 depends on BOOTSPLASH_IMAGE
1262 default "bootsplash.jpg"
1263
1264config CBFS_SIZE
1265 default ROM_SIZE