blob: d57ce9014062a82fdafb6d710c29763875ae1793 [file] [log] [blame]
Patrick Georgic49d7a32020-05-08 22:50:46 +02001## SPDX-License-Identifier: GPL-2.0-only
Patrick Georgi0588d192009-08-12 15:00:51 +00002
Uwe Hermannad8c95f2012-04-12 22:00:03 +02003mainmenu "coreboot configuration"
Patrick Georgi0588d192009-08-12 15:00:51 +00004
Uwe Hermannc04be932009-10-05 13:55:28 +00005menu "General setup"
6
Lee Leahybb70c402017-04-03 07:38:20 -07007config COREBOOT_BUILD
8 bool
9 default y
10
Uwe Hermannc04be932009-10-05 13:55:28 +000011config LOCALVERSION
Uwe Hermann168b11b2009-10-07 16:15:40 +000012 string "Local version string"
Uwe Hermannc04be932009-10-05 13:55:28 +000013 help
14 Append an extra string to the end of the coreboot version.
15
Uwe Hermann168b11b2009-10-07 16:15:40 +000016 This can be useful if, for instance, you want to append the
17 respective board's hostname or some other identifying string to
18 the coreboot version number, so that you can easily distinguish
19 boot logs of different boards from each other.
20
Arthur Heymans6f751542019-06-08 11:28:52 +020021config CONFIGURABLE_CBFS_PREFIX
22 bool
23 help
24 Select this to prompt to use to configure the prefix for cbfs files.
25
Arthur Heymans6010eb22019-10-06 13:34:20 +020026choice
27 prompt "CBFS prefix to use"
28 depends on CONFIGURABLE_CBFS_PREFIX
29 default CBFS_PREFIX_FALLBACK
30
31config CBFS_PREFIX_FALLBACK
32 bool "fallback"
33
34config CBFS_PREFIX_NORMAL
35 bool "normal"
36
37config CBFS_PREFIX_DIY
38 bool "Define your own cbfs prefix"
39
40endchoice
41
Patrick Georgi4b8a2412010-02-09 19:35:16 +000042config CBFS_PREFIX
Arthur Heymans6010eb22019-10-06 13:34:20 +020043 string "CBFS prefix to use" if CBFS_PREFIX_DIY
44 default "fallback" if !CONFIGURABLE_CBFS_PREFIX || CBFS_PREFIX_FALLBACK
45 default "normal" if CBFS_PREFIX_NORMAL
Patrick Georgi4b8a2412010-02-09 19:35:16 +000046 help
47 Select the prefix to all files put into the image. It's "fallback"
48 by default, "normal" is a common alternative.
49
Patrick Georgi23d89cc2010-03-16 01:17:19 +000050choice
Uwe Hermannad8c95f2012-04-12 22:00:03 +020051 prompt "Compiler to use"
Patrick Georgi23d89cc2010-03-16 01:17:19 +000052 default COMPILER_GCC
53 help
54 This option allows you to select the compiler used for building
55 coreboot.
Martin Rotha5a628e82016-01-19 12:01:09 -070056 You must build the coreboot crosscompiler for the board that you
57 have selected.
58
59 To build all the GCC crosscompilers (takes a LONG time), run:
60 make crossgcc
61
62 For help on individual architectures, run the command:
63 make help_toolchain
Patrick Georgi23d89cc2010-03-16 01:17:19 +000064
65config COMPILER_GCC
66 bool "GCC"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020067 help
68 Use the GNU Compiler Collection (GCC) to build coreboot.
69
70 For details see http://gcc.gnu.org.
71
Patrick Georgi23d89cc2010-03-16 01:17:19 +000072config COMPILER_LLVM_CLANG
Martin Rotha5a628e82016-01-19 12:01:09 -070073 bool "LLVM/clang (TESTING ONLY - Not currently working)"
Uwe Hermannad8c95f2012-04-12 22:00:03 +020074 help
Martin Rotha5a628e82016-01-19 12:01:09 -070075 Use LLVM/clang to build coreboot. To use this, you must build the
76 coreboot version of the clang compiler. Run the command
77 make clang
78 Note that this option is not currently working correctly and should
79 really only be selected if you're trying to work on getting clang
80 operational.
Uwe Hermannad8c95f2012-04-12 22:00:03 +020081
82 For details see http://clang.llvm.org.
83
Patrick Georgi23d89cc2010-03-16 01:17:19 +000084endchoice
85
Patrick Georgi9b0de712013-12-29 18:45:23 +010086config ANY_TOOLCHAIN
87 bool "Allow building with any toolchain"
88 default n
Patrick Georgi9b0de712013-12-29 18:45:23 +010089 help
90 Many toolchains break when building coreboot since it uses quite
91 unusual linker features. Unless developers explicitely request it,
92 we'll have to assume that they use their distro compiler by mistake.
93 Make sure that using patched compilers is a conscious decision.
94
Patrick Georgi516a2a72010-03-25 21:45:25 +000095config CCACHE
Uwe Hermannad8c95f2012-04-12 22:00:03 +020096 bool "Use ccache to speed up (re)compilation"
Patrick Georgi516a2a72010-03-25 21:45:25 +000097 default n
98 help
99 Enables the use of ccache for faster builds.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200100
101 Requires the ccache utility in your system $PATH.
102
103 For details see https://ccache.samba.org.
Patrick Georgi516a2a72010-03-25 21:45:25 +0000104
Sol Boucher69b88bf2015-02-26 11:47:19 -0800105config FMD_GENPARSER
106 bool "Generate flashmap descriptor parser using flex and bison"
107 default n
Sol Boucher69b88bf2015-02-26 11:47:19 -0800108 help
109 Enable this option if you are working on the flashmap descriptor
110 parser and made changes to fmd_scanner.l or fmd_parser.y.
111
112 Otherwise, say N to use the provided pregenerated scanner/parser.
113
Martin Rothf411b702017-04-09 19:12:42 -0600114config UTIL_GENPARSER
Patrick Georgi615cdfc2021-09-06 16:59:56 +0200115 bool "Generate parsers for bincfg, sconfig and kconfig locally"
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000116 default n
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000117 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200118 Enable this option if you are working on the sconfig device tree
Denis 'GNUtoo' Carikli780e9312018-01-10 14:35:55 +0100119 parser or bincfg and made changes to the .l or .y files.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200120
Sol Boucher69b88bf2015-02-26 11:47:19 -0800121 Otherwise, say N to use the provided pregenerated scanner/parser.
Stefan Reinauer9bf78102010-08-09 13:28:18 +0000122
Angel Pons17852e62021-05-20 15:30:59 +0200123choice
124 prompt "Option backend to use"
Angel Pons9bc780f2021-05-20 16:43:08 +0200125 default USE_MAINBOARD_SPECIFIC_OPTION_BACKEND if HAVE_MAINBOARD_SPECIFIC_OPTION_BACKEND
Angel Pons17852e62021-05-20 15:30:59 +0200126 default USE_OPTION_TABLE if NVRAMCUI_SECONDARY_PAYLOAD
127
128config OPTION_BACKEND_NONE
129 bool "None"
130
Joe Korty6d772522010-05-19 18:41:15 +0000131config USE_OPTION_TABLE
132 bool "Use CMOS for configuration values"
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000133 depends on HAVE_OPTION_TABLE
Joe Korty6d772522010-05-19 18:41:15 +0000134 help
135 Enable this option if coreboot shall read options from the "CMOS"
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200136 NVRAM instead of using hard-coded values.
Joe Korty6d772522010-05-19 18:41:15 +0000137
Angel Pons9bc780f2021-05-20 16:43:08 +0200138config USE_MAINBOARD_SPECIFIC_OPTION_BACKEND
139 bool "Use mainboard-specific option backend"
140 depends on HAVE_MAINBOARD_SPECIFIC_OPTION_BACKEND
141 help
142 Use a mainboard-specific mechanism to access runtime-configurable
143 options.
144
Angel Pons17852e62021-05-20 15:30:59 +0200145endchoice
146
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600147config STATIC_OPTION_TABLE
148 bool "Load default configuration values into CMOS on each boot"
Timothy Pearsonf20c6e82015-02-14 16:15:31 -0600149 depends on USE_OPTION_TABLE
150 help
151 Enable this option to reset "CMOS" NVRAM values to default on
152 every boot. Use this if you want the NVRAM configuration to
153 never be modified from its default values.
154
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000155config COMPRESS_RAMSTAGE
156 bool "Compress ramstage with LZMA"
Subrata Banikb5962a92019-06-08 12:29:02 +0530157 depends on HAVE_RAMSTAGE
Martin Roth75e5cb72016-12-15 15:05:37 -0700158 # Default value set at the end of the file
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000159 help
Arthur Heymans7f229332019-11-08 11:59:25 +0100160 Compress ramstage to save memory in the flash image.
Sven Schnelle8eee19d2011-05-02 19:53:04 +0000161
Julius Werner09f29212015-09-29 13:51:35 -0700162config COMPRESS_PRERAM_STAGES
163 bool "Compress romstage and verstage with LZ4"
Subrata Banikb5962a92019-06-08 12:29:02 +0530164 depends on !ARCH_X86 && (HAVE_ROMSTAGE || HAVE_VERSTAGE)
Martin Roth75e5cb72016-12-15 15:05:37 -0700165 # Default value set at the end of the file
Julius Werner09f29212015-09-29 13:51:35 -0700166 help
167 Compress romstage and (if it exists) verstage with LZ4 to save flash
168 space and speed up boot, since the time for reading the image from SPI
169 (and in the vboot case verifying it) is usually much greater than the
170 time spent decompressing. Doesn't work for XIP stages (assume all
171 ARCH_X86 for now) for obvious reasons.
172
Julius Werner99f46832018-05-16 14:14:04 -0700173config COMPRESS_BOOTBLOCK
174 bool
Subrata Banikb5962a92019-06-08 12:29:02 +0530175 depends on HAVE_BOOTBLOCK
Julius Werner99f46832018-05-16 14:14:04 -0700176 help
177 This option can be used to compress the bootblock with LZ4 and attach
178 a small self-decompression stub to its front. This can drastically
179 reduce boot time on platforms where the bootblock is loaded over a
180 very slow connection and bootblock size trumps all other factors for
Jonathan Neuschäfer2930a722018-09-29 17:42:52 +0200181 speed. Since using this option usually requires changes to the
Julius Werner99f46832018-05-16 14:14:04 -0700182 SoC memlayout and possibly extra support code, it should not be
183 user-selectable. (There's no real point in offering this to the user
184 anyway... if it works and saves boot time, you would always want it.)
185
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200186config INCLUDE_CONFIG_FILE
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200187 bool "Include the coreboot .config file into the ROM image"
Martin Roth75e5cb72016-12-15 15:05:37 -0700188 # Default value set at the end of the file
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200189 help
190 Include the .config file that was used to compile coreboot
191 in the (CBFS) ROM image. This is useful if you want to know which
192 options were used to build a specific coreboot.rom image.
193
Daniele Forsi53847a22014-07-22 18:00:56 +0200194 Saying Y here will increase the image size by 2-3KB.
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200195
196 You can use the following command to easily list the options:
197
198 grep -a CONFIG_ coreboot.rom
199
200 Alternatively, you can also use cbfstool to print the image
201 contents (including the raw 'config' item we're looking for).
202
203 Example:
204
205 $ cbfstool coreboot.rom print
206 coreboot.rom: 4096 kB, bootblocksize 1008, romsize 4194304,
207 offset 0x0
208 Alignment: 64 bytes
Steve Goodrichf0269122012-05-18 11:18:47 -0600209
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200210 Name Offset Type Size
Elyes HAOUAS2119d0b2020-02-16 10:01:33 +0100211 cmos_layout.bin 0x0 CMOS layout 1159
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200212 fallback/romstage 0x4c0 stage 339756
Daniele Forsi53847a22014-07-22 18:00:56 +0200213 fallback/ramstage 0x53440 stage 186664
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200214 fallback/payload 0x80dc0 payload 51526
215 config 0x8d740 raw 3324
216 (empty) 0x8e480 null 3610440
Cristian Măgherușan-Stanciud367b002011-06-19 03:03:28 +0200217
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700218config COLLECT_TIMESTAMPS
219 bool "Create a table of timestamps collected during boot"
Paul Menzel4e4a7632015-10-11 11:57:44 +0200220 default y if ARCH_X86
Vadim Bendebury9202473d2011-09-21 14:46:43 -0700221 help
Uwe Hermannad8c95f2012-04-12 22:00:03 +0200222 Make coreboot create a table of timer-ID/timer-value pairs to
223 allow measuring time spent at different phases of the boot process.
224
Martin Rothb22bbe22018-03-07 15:32:16 -0700225config TIMESTAMPS_ON_CONSOLE
226 bool "Print the timestamp values on the console"
227 default n
228 depends on COLLECT_TIMESTAMPS
229 help
Kyösti Mälkki8b93cb72020-01-09 08:41:46 +0200230 Print the timestamps to the debug console if enabled at level info.
Martin Rothb22bbe22018-03-07 15:32:16 -0700231
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200232config USE_BLOBS
233 bool "Allow use of binary-only repository"
Felix Helda6b887e2019-12-28 19:10:12 +0100234 default y
Patrick Georgi7e9b9d82012-04-30 21:06:10 +0200235 help
236 This draws in the blobs repository, which contains binary files that
237 might be required for some chipsets or boards.
238 This flag ensures that a "Free" option remains available for users.
239
Marshall Dawson20ce4002019-10-28 15:55:03 -0600240config USE_AMD_BLOBS
241 bool "Allow AMD blobs repository (with license agreement)"
242 depends on USE_BLOBS
243 help
244 This draws in the amd_blobs repository, which contains binary files
245 distributed by AMD, including VBIOS, PSP bootloaders, SMU firmwares,
246 etc. Selecting this item to download or clone the repo implies your
247 agreement to the AMD license agreement. A copy of the license text
248 may be reviewed by reading Documentation/soc/amd/amdblobs_license.md,
249 and your copy of the license is present in the repo once downloaded.
250
251 Note that for some products, omitting PSP, SMU images, or other items
252 may result in a nonbooting coreboot.rom.
253
Julius Wernerbc1cb382020-06-18 15:03:22 -0700254config USE_QC_BLOBS
Benjamin Doron999d29e2020-07-01 01:47:22 +0000255 bool "Allow QC blobs repository (selecting this agrees to the license!)"
Julius Wernerbc1cb382020-06-18 15:03:22 -0700256 depends on USE_BLOBS
257 help
258 This draws in the qc_blobs repository, which contains binary files
259 distributed by Qualcomm that are required to build firmware for
260 certain Qualcomm SoCs (including QcLib, QC-SEC, qtiseclib and QUP
261 firmware). If you say Y here you are implicitly agreeing to the
262 Qualcomm license agreement which can be found at:
263 https://review.coreboot.org/cgit/qc_blobs.git/tree/LICENSE
264
265 *****************************************************
266 PLEASE MAKE SURE YOU READ AND AGREE TO ALL TERMS IN
267 ABOVE LICENSE AGREEMENT BEFORE SELECTING THIS OPTION!
268 *****************************************************
269
270 Not selecting this option means certain Qualcomm SoCs and related
271 mainboards cannot be built and will be hidden from the "Mainboards"
272 section.
273
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800274config COVERAGE
275 bool "Code coverage support"
276 depends on COMPILER_GCC
Stefan Reinauerd37ab452012-12-18 16:23:28 -0800277 help
278 Add code coverage support for coreboot. This will store code
279 coverage information in CBMEM for extraction from user space.
280 If unsure, say N.
281
Ryan Salsamendiab37e9a2017-06-11 21:07:31 -0700282config UBSAN
283 bool "Undefined behavior sanitizer support"
284 default n
285 help
286 Instrument the code with checks for undefined behavior. If unsure,
287 say N because it adds a small performance penalty and may abort
288 on code that happens to work in spite of the UB.
289
Harshit Sharma0b1ec5a2020-08-05 21:16:31 -0700290config HAVE_ASAN_IN_ROMSTAGE
291 bool
Harshit Sharma2bcaba02020-06-09 20:25:16 -0700292 default n
Harshit Sharma0b1ec5a2020-08-05 21:16:31 -0700293
294config ASAN_IN_ROMSTAGE
295 bool
296 default n
297 help
298 Enable address sanitizer in romstage for platform.
299
300config HAVE_ASAN_IN_RAMSTAGE
301 bool
302 default n
303
304config ASAN_IN_RAMSTAGE
305 bool
306 default n
307 help
308 Enable address sanitizer in ramstage for platform.
309
310config ASAN
311 bool "Address sanitizer support"
312 default n
313 select ASAN_IN_ROMSTAGE if HAVE_ASAN_IN_ROMSTAGE
314 select ASAN_IN_RAMSTAGE if HAVE_ASAN_IN_RAMSTAGE
Harshit Sharma2bcaba02020-06-09 20:25:16 -0700315 help
316 Enable address sanitizer - runtime memory debugger,
317 designed to find out-of-bounds accesses and use-after-scope bugs.
318
319 This feature consumes up to 1/8 of available memory and brings about
320 ~1.5x performance slowdown.
321
322 If unsure, say N.
323
Harshit Sharma0b1ec5a2020-08-05 21:16:31 -0700324if ASAN
Harshit Sharma3b9cc852020-07-06 23:38:31 -0700325 comment "Before using this feature, make sure that "
326 comment "asan_shadow_offset_callback patch is applied to GCC."
327endif
328
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200329choice
330 prompt "Stage Cache for ACPI S3 resume"
Kyösti Mälkki18a8ba42020-07-02 21:48:38 +0300331 default NO_STAGE_CACHE if !HAVE_ACPI_RESUME
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200332 default TSEG_STAGE_CACHE if SMM_TSEG
333
334config NO_STAGE_CACHE
335 bool "Disabled"
336 help
337 Do not save any component in stage cache for resume path. On resume,
338 all components would be read back from CBFS again.
339
Kyösti Mälkki0a4457f2019-08-01 20:29:14 +0300340config TSEG_STAGE_CACHE
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200341 bool "TSEG"
342 depends on SMM_TSEG
Stefan Reinauer58470e32014-10-17 13:08:36 +0200343 help
Kyösti Mälkki0a4457f2019-08-01 20:29:14 +0300344 The option enables stage cache support for platform. Platform
345 can stash copies of postcar, ramstage and raw runtime data
346 inside SMM TSEG, to be restored on S3 resume path.
347
348config CBMEM_STAGE_CACHE
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200349 bool "CBMEM"
350 depends on !SMM_TSEG
Kyösti Mälkki0a4457f2019-08-01 20:29:14 +0300351 help
352 The option enables stage cache support for platform. Platform
353 can stash copies of postcar, ramstage and raw runtime data
354 inside CBMEM.
355
356 While the approach is faster than reloading stages from boot media
357 it is also a possible attack scenario via which OS can possibly
358 circumvent SMM locks and SPI write protections.
359
360 If unsure, select 'N'
Stefan Reinauer58470e32014-10-17 13:08:36 +0200361
Kyösti Mälkki6766f4f2019-12-18 00:19:06 +0200362endchoice
363
Stefan Reinauer58470e32014-10-17 13:08:36 +0200364config UPDATE_IMAGE
365 bool "Update existing coreboot.rom image"
Stefan Reinauer58470e32014-10-17 13:08:36 +0200366 help
367 If this option is enabled, no new coreboot.rom file
368 is created. Instead it is expected that there already
369 is a suitable file for further processing.
370 The bootblock will not be modified.
371
Martin Roth5942e062016-01-20 14:59:21 -0700372 If unsure, select 'N'
373
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400374config BOOTSPLASH_IMAGE
375 bool "Add a bootsplash image"
376 help
377 Select this option if you have a bootsplash image that you would
378 like to add to your ROM.
379
380 This will only add the image to the ROM. To actually run it check
381 options under 'Display' section.
382
383config BOOTSPLASH_FILE
384 string "Bootsplash path and filename"
385 depends on BOOTSPLASH_IMAGE
Martin Roth75e5cb72016-12-15 15:05:37 -0700386 # Default value set at the end of the file
Konstantin Aladyshev6544cb32015-01-24 18:52:10 +0400387 help
388 The path and filename of the file to use as graphical bootsplash
389 screen. The file format has to be jpg.
390
Duncan Laurie36e6c6f2020-05-09 19:20:10 -0700391config FW_CONFIG
392 bool "Firmware Configuration Probing"
393 default n
394 help
395 Enable support for probing devices with fw_config. This is a simple
396 bitmask broken into fields and options for probing.
397
Duncan Laurie36e6c6f2020-05-09 19:20:10 -0700398config FW_CONFIG_SOURCE_CHROMEEC_CBI
399 bool "Obtain Firmware Configuration value from Google Chrome EC CBI"
400 depends on FW_CONFIG && EC_GOOGLE_CHROMEEC
401 default n
402 help
403 This option tells coreboot to read the firmware configuration value
404 from the Google Chrome Embedded Controller CBI interface. This source
405 is not tried if FW_CONFIG_SOURCE_CBFS is enabled and the value was
406 found in CBFS.
407
Wonkyu Kim38649732021-11-01 20:15:30 -0700408config FW_CONFIG_SOURCE_CBFS
409 bool "Obtain Firmware Configuration value from CBFS"
410 depends on FW_CONFIG
411 default n
412 help
413 With this option enabled coreboot will look for the 32bit firmware
414 configuration value in CBFS at the selected prefix with the file name
415 "fw_config". This option will override other sources and allow the
416 local image to preempt the mainboard selected source and can be used as
417 FW_CONFIG_SOURCE_CHROMEEC_CBI fallback option.
418
Wonkyu Kim43e26922021-11-01 20:55:25 -0700419config FW_CONFIG_SOURCE_VPD
420 bool "Obtain Firmware Configuration value from VPD"
421 depends on FW_CONFIG && VPD
422 default n
423 help
424 With this option enabled coreboot will look for the 32bit firmware
425 configuration value in VPD key name "fw_config". This option will
426 override other sources and allow the local image to preempt the mainboard
427 selected source and can be used for other FW_CONFIG_SOURCEs fallback option.
428
Nico Huber94cdec62019-06-06 19:36:02 +0200429config HAVE_RAMPAYLOAD
430 bool
431
Subrata Banik7e893a02019-05-06 14:17:41 +0530432config RAMPAYLOAD
433 bool "Enable coreboot flow without executing ramstage"
Subrata Banik86dbe0f2019-06-28 18:18:37 +0530434 default y if ARCH_X86
Nico Huber94cdec62019-06-06 19:36:02 +0200435 depends on HAVE_RAMPAYLOAD
Subrata Banik7e893a02019-05-06 14:17:41 +0530436 help
437 If this option is enabled, coreboot flow will skip ramstage
438 loading and execution of ramstage to load payload.
439
440 Instead it is expected to load payload from postcar stage itself.
441
442 In this flow coreboot will perform basic x86 initialization
443 (DRAM resource allocation), MTRR programming,
444 Skip PCI enumeration logic and only allocate BAR for fixed devices
445 (bootable devices, TPM over GSPI).
446
Subrata Banik37bead62020-02-09 19:13:52 +0530447config HAVE_CONFIGURABLE_RAMSTAGE
448 bool
449
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000450config CONFIGURABLE_RAMSTAGE
451 bool "Enable a configurable ramstage."
452 default y if ARCH_X86
Subrata Banik37bead62020-02-09 19:13:52 +0530453 depends on HAVE_CONFIGURABLE_RAMSTAGE
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000454 help
455 A configurable ramstage allows you to select which parts of the ramstage
456 to run. Currently, we can only select a minimal PCI scanning step.
457 The minimal PCI scanning will only check those parts that are enabled
458 in the devicetree.cb. By convention none of those devices should be bridges.
459
460config MINIMAL_PCI_SCANNING
461 bool "Enable minimal PCI scanning"
Subrata Banik1cb26a62020-02-09 19:35:16 +0530462 depends on CONFIGURABLE_RAMSTAGE && PCI
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000463 help
Subrata Banik1cb26a62020-02-09 19:35:16 +0530464 If this option is enabled, coreboot will scan only PCI devices
Ronald G. Minnich466ca2c2019-10-22 02:02:24 +0000465 marked as mandatory in devicetree.cb
Uwe Hermannc04be932009-10-05 13:55:28 +0000466endmenu
467
Martin Roth026e4dc2015-06-19 23:17:15 -0600468menu "Mainboard"
469
Stefan Reinauera48ca842015-04-04 01:58:28 +0200470source "src/mainboard/Kconfig"
Stefan Reinauer8aedcbc2010-12-16 23:37:17 +0000471
Marshall Dawsone9375132016-09-04 08:38:33 -0600472config DEVICETREE
473 string
474 default "devicetree.cb"
475 help
476 This symbol allows mainboards to select a different file under their
477 mainboard directory for the devicetree.cb file. This allows the board
478 variants that need different devicetrees to be in the same directory.
479
480 Examples: "devicetree.variant.cb"
481 "variant/devicetree.cb"
482
Furquan Shaikhf2419982018-06-21 18:50:48 -0700483config OVERRIDE_DEVICETREE
484 string
485 default ""
486 help
487 This symbol allows variants to provide an override devicetree file to
488 override the registers and/or add new devices on top of the ones
489 provided by baseboard devicetree using CONFIG_DEVICETREE.
490
491 Examples: "devicetree.variant-override.cb"
492 "variant/devicetree-override.cb"
493
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200494config FMDFILE
495 string "fmap description file in fmd format"
Patrick Georgib8fba862020-06-17 21:06:53 +0200496 default "src/mainboard/\$(CONFIG_MAINBOARD_DIR)/chromeos.fmd" if CHROMEOS
Patrick Georgi8a3592e2015-09-16 18:10:52 +0200497 default ""
498 help
499 The build system creates a default FMAP from ROM_SIZE and CBFS_SIZE,
500 but in some cases more complex setups are required.
501 When an fmd is specified, it overrides the default format.
502
Arthur Heymans965881b2019-09-25 13:18:52 +0200503config CBFS_SIZE
504 hex "Size of CBFS filesystem in ROM"
505 depends on FMDFILE = ""
506 # Default value set at the end of the file
507 help
508 This is the part of the ROM actually managed by CBFS, located at the
509 end of the ROM (passed through cbfstool -o) on x86 and at at the start
510 of the ROM (passed through cbfstool -s) everywhere else. It defaults
511 to span the whole ROM on all but Intel systems that use an Intel Firmware
512 Descriptor. It can be overridden to make coreboot live alongside other
513 components like ChromeOS's vboot/FMAP or Intel's IFD / ME / TXE
514 binaries. This symbol should only be used to generate a default FMAP and
515 is unused when a non-default fmd file is provided via CONFIG_FMDFILE.
516
Martin Rothda1ca202015-12-26 16:51:16 -0700517endmenu
518
Martin Rothb09a5692016-01-24 19:38:33 -0700519# load site-local kconfig to allow user specific defaults and overrides
520source "site-local/Kconfig"
521
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200522config SYSTEM_TYPE_LAPTOP
Martin Roth595e7772015-04-26 18:53:26 -0600523 default n
524 bool
Vladimir Serbinenkoa9db82f2014-10-16 13:21:47 +0200525
Duncan Laurie8312df42019-02-01 11:33:57 -0800526config SYSTEM_TYPE_TABLET
527 default n
528 bool
529
530config SYSTEM_TYPE_DETACHABLE
531 default n
532 bool
533
534config SYSTEM_TYPE_CONVERTIBLE
535 default n
536 bool
537
Werner Zehc0fb3612016-01-14 15:08:36 +0100538config CBFS_AUTOGEN_ATTRIBUTES
539 default n
540 bool
541 help
542 If this option is selected, every file in cbfs which has a constraint
543 regarding position or alignment will get an additional file attribute
544 which describes this constraint.
545
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000546menu "Chipset"
547
Duncan Lauried2119762015-06-08 18:11:56 -0700548comment "SoC"
Chris Chingaa8e5d32017-10-20 10:43:39 -0600549source "src/soc/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000550comment "CPU"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200551source "src/cpu/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000552comment "Northbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200553source "src/northbridge/*/*/Kconfig"
Angel Ponsf462b3d2021-01-20 00:36:31 +0100554source "src/northbridge/*/*/Kconfig.common"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000555comment "Southbridge"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200556source "src/southbridge/*/*/Kconfig"
Angel Ponsc027ece2021-02-16 16:13:35 +0100557source "src/southbridge/*/*/Kconfig.common"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000558comment "Super I/O"
Omar Pakker57603e22016-07-29 23:31:45 +0200559source "src/superio/*/*/Kconfig"
Sven Schnelle7592e8b2011-01-27 11:43:03 +0000560comment "Embedded Controllers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200561source "src/ec/acpi/Kconfig"
562source "src/ec/*/*/Kconfig"
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000563
Martin Roth59aa2b12015-06-20 16:17:12 -0600564source "src/southbridge/intel/common/firmware/Kconfig"
Martin Rothe1523ec2015-06-19 22:30:43 -0600565source "src/vendorcode/*/Kconfig"
Martin Roth59aa2b12015-06-20 16:17:12 -0600566
Martin Rothe1523ec2015-06-19 22:30:43 -0600567source "src/arch/*/Kconfig"
568
Duncan Lauriee335c2e2020-07-29 16:28:43 -0700569config CHIPSET_DEVICETREE
570 string
571 default ""
572 help
573 This symbol allows a chipset to provide a set of default settings in
574 a devicetree which are common to all mainboards. This may include
575 devices (including alias names), chip drivers, register settings,
576 and others. This path is relative to the src/ directory.
577
578 Example: "chipset.cb"
579
Uwe Hermann63a8f2a2009-10-26 21:42:13 +0000580endmenu
Patrick Georgi0588d192009-08-12 15:00:51 +0000581
Stefan Reinauera48ca842015-04-04 01:58:28 +0200582source "src/device/Kconfig"
Stefan Reinauer95a63962012-11-13 17:00:01 -0800583
Rudolf Marekd9c25492010-05-16 15:31:53 +0000584menu "Generic Drivers"
Stefan Reinauera48ca842015-04-04 01:58:28 +0200585source "src/drivers/*/Kconfig"
Stefan Reinauer86ddd732016-03-11 20:22:28 -0800586source "src/drivers/*/*/Kconfig"
Duncan Laurie2cc126b2020-08-28 19:46:35 +0000587source "src/drivers/*/*/*/Kconfig"
Lee Leahy48dbc662017-05-08 16:56:03 -0700588source "src/commonlib/storage/Kconfig"
Rudolf Marekd9c25492010-05-16 15:31:53 +0000589endmenu
590
Philipp Deppenwiese1899fbe2017-10-16 17:09:33 +0200591menu "Security"
592
593source "src/security/Kconfig"
Wim Vervoorne32d16f2019-11-14 14:10:28 +0100594source "src/vendorcode/eltan/security/Kconfig"
Philipp Deppenwiese1899fbe2017-10-16 17:09:33 +0200595
596endmenu
597
Martin Roth09210a12016-05-17 11:28:23 -0600598source "src/acpi/Kconfig"
599
Aaron Durbin4a36c4e2016-08-11 11:02:26 -0500600# This option is for the current boards/chipsets where SPI flash
601# is not the boot device. Currently nearly all boards/chipsets assume
602# SPI flash is the boot device.
603config BOOT_DEVICE_NOT_SPI_FLASH
604 bool
605 default n
606
607config BOOT_DEVICE_SPI_FLASH
608 bool
609 default y if !BOOT_DEVICE_NOT_SPI_FLASH
610 default n
611
Aaron Durbin16c173f2016-08-11 14:04:10 -0500612config BOOT_DEVICE_MEMORY_MAPPED
613 bool
614 default y if ARCH_X86 && BOOT_DEVICE_SPI_FLASH
615 default n
616 help
617 Inform system if SPI is memory-mapped or not.
618
Aaron Durbine8e118d2016-08-12 15:00:10 -0500619config BOOT_DEVICE_SUPPORTS_WRITES
620 bool
621 default n
622 help
623 Indicate that the platform has writable boot device
624 support.
625
Patrick Georgi0770f252015-04-22 13:28:21 +0200626config RTC
627 bool
628 default n
629
Patrick Georgi0588d192009-08-12 15:00:51 +0000630config HEAP_SIZE
631 hex
Marty E. Plummer0987e432019-04-22 20:46:27 -0500632 default 0x100000 if FLATTENED_DEVICE_TREE
Myles Watson04000f42009-10-16 19:12:49 +0000633 default 0x4000
Patrick Georgi0588d192009-08-12 15:00:51 +0000634
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700635config STACK_SIZE
636 hex
Julius Werner66a476a2015-10-12 16:45:21 -0700637 default 0x1000 if ARCH_X86
638 default 0x0
Julius Wernerc3e7c4e2014-09-19 13:18:16 -0700639
Patrick Georgi0588d192009-08-12 15:00:51 +0000640config MAX_CPUS
641 int
642 default 1
643
Stefan Reinauera48ca842015-04-04 01:58:28 +0200644source "src/console/Kconfig"
Patrick Georgi0588d192009-08-12 15:00:51 +0000645
646config HAVE_ACPI_RESUME
647 bool
648 default n
649
Wim Vervoornbccc7e72020-01-15 11:31:25 +0100650config DISABLE_ACPI_HIBERNATE
651 bool
652 default n
653 help
654 Removes S4 from the available sleepstates
655
Aaron Durbin87c9fae2016-01-22 15:26:04 -0600656config RESUME_PATH_SAME_AS_BOOT
657 bool
658 default y if ARCH_X86
659 depends on HAVE_ACPI_RESUME
660 help
661 This option indicates that when a system resumes it takes the
662 same path as a regular boot. e.g. an x86 system runs from the
663 reset vector at 0xfffffff0 on both resume and warm/cold boot.
664
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300665config NO_MONOTONIC_TIMER
Aaron Durbina4217912013-04-29 22:31:51 -0500666 def_bool n
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300667
668config HAVE_MONOTONIC_TIMER
669 bool
670 depends on !NO_MONOTONIC_TIMER
Kyösti Mälkkib28b6b52019-07-01 15:38:25 +0300671 default y
Aaron Durbina4217912013-04-29 22:31:51 -0500672 help
673 The board/chipset provides a monotonic timer.
674
Aaron Durbine5e36302014-09-25 10:05:15 -0500675config GENERIC_UDELAY
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300676 bool
Aaron Durbine5e36302014-09-25 10:05:15 -0500677 depends on HAVE_MONOTONIC_TIMER
Kyösti Mälkki76c43862019-07-01 17:25:41 +0300678 default y if !ARCH_X86
Aaron Durbine5e36302014-09-25 10:05:15 -0500679 help
680 The board/chipset uses a generic udelay function utilizing the
681 monotonic timer.
682
Aaron Durbin340ca912013-04-30 09:58:12 -0500683config TIMER_QUEUE
684 def_bool n
685 depends on HAVE_MONOTONIC_TIMER
686 help
Kyösti Mälkkiecd84242013-09-13 07:57:49 +0300687 Provide a timer queue for performing time-based callbacks.
Aaron Durbin340ca912013-04-30 09:58:12 -0500688
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500689config COOP_MULTITASKING
690 def_bool n
Raul E Rangel199c45c2021-11-02 11:29:33 -0600691 select TIMER_QUEUE
692 depends on ARCH_X86 && CPU_INFO_V2
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500693 help
694 Cooperative multitasking allows callbacks to be multiplexed on the
Raul E Rangel199c45c2021-11-02 11:29:33 -0600695 main thread. With this enabled it allows for multiple execution paths
696 to take place when they have udelay() calls within their code.
Aaron Durbin4409a5e2013-05-06 12:20:52 -0500697
698config NUM_THREADS
699 int
700 default 4
701 depends on COOP_MULTITASKING
702 help
703 How many execution threads to cooperatively multitask with.
704
Angel Pons9bc780f2021-05-20 16:43:08 +0200705config HAVE_MAINBOARD_SPECIFIC_OPTION_BACKEND
706 bool
707 help
708 Selected by mainboards which implement a mainboard-specific mechanism
709 to access the values for runtime-configurable options. For example, a
710 custom BMC interface or an EEPROM with an externally-imposed layout.
711
Patrick Georgi0588d192009-08-12 15:00:51 +0000712config HAVE_OPTION_TABLE
713 bool
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000714 default n
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000715 help
716 This variable specifies whether a given board has a cmos.layout
717 file containing NVRAM/CMOS bit definitions.
Edwin Beasanteb50c7d2010-07-06 21:05:04 +0000718 It defaults to 'n' but can be selected in mainboard/*/Kconfig.
Patrick Georgi0588d192009-08-12 15:00:51 +0000719
Angel Ponsf206cda2021-05-17 12:12:39 +0200720config CMOS_LAYOUT_FILE
721 string
722 default "src/mainboard/\$(MAINBOARDDIR)/cmos.layout"
723 depends on HAVE_OPTION_TABLE
724
Patrick Georgi0588d192009-08-12 15:00:51 +0000725config PCI_IO_CFG_EXT
726 bool
727 default n
728
729config IOAPIC
730 bool
Kyösti Mälkkic25ecb52021-06-06 08:28:16 +0300731 default y if SMP
Patrick Georgi0588d192009-08-12 15:00:51 +0000732 default n
733
Myles Watson45bb25f2009-09-22 18:49:08 +0000734config USE_WATCHDOG_ON_BOOT
735 bool
736 default n
737
Myles Watson45bb25f2009-09-22 18:49:08 +0000738config GFXUMA
739 bool
Myles Watsond73c1b52009-10-26 15:14:07 +0000740 default n
Myles Watson45bb25f2009-09-22 18:49:08 +0000741 help
742 Enable Unified Memory Architecture for graphics.
743
Myles Watsonb8e20272009-10-15 13:35:47 +0000744config HAVE_MP_TABLE
745 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000746 help
747 This variable specifies whether a given board has MP table support.
748 It is usually set in mainboard/*/Kconfig.
749 Whether or not the MP table is actually generated by coreboot
750 is configurable by the user via GENERATE_MP_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000751
752config HAVE_PIRQ_TABLE
753 bool
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000754 help
755 This variable specifies whether a given board has PIRQ table support.
756 It is usually set in mainboard/*/Kconfig.
757 Whether or not the PIRQ table is actually generated by coreboot
758 is configurable by the user via GENERATE_PIRQ_TABLE.
Myles Watsonb8e20272009-10-15 13:35:47 +0000759
Aaron Durbin9420a522015-11-17 16:31:00 -0600760config ACPI_NHLT
761 bool
762 default n
763 help
764 Build support for NHLT (non HD Audio) ACPI table generation.
765
Myles Watsond73c1b52009-10-26 15:14:07 +0000766#These Options are here to avoid "undefined" warnings.
767#The actual selection and help texts are in the following menu.
768
Uwe Hermann168b11b2009-10-07 16:15:40 +0000769menu "System tables"
Myles Watson45bb25f2009-09-22 18:49:08 +0000770
Myles Watsonb8e20272009-10-15 13:35:47 +0000771config GENERATE_MP_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800772 prompt "Generate an MP table" if HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
773 bool
774 default HAVE_MP_TABLE || DRIVERS_GENERIC_IOAPIC
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000775 help
776 Generate an MP table (conforming to the Intel MultiProcessor
777 specification 1.4) for this board.
778
779 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000780
Myles Watsonb8e20272009-10-15 13:35:47 +0000781config GENERATE_PIRQ_TABLE
Stefan Reinauer56cd70b2012-11-13 17:33:08 -0800782 prompt "Generate a PIRQ table" if HAVE_PIRQ_TABLE
783 bool
784 default HAVE_PIRQ_TABLE
Uwe Hermann6ba13bb2009-10-15 17:49:07 +0000785 help
786 Generate a PIRQ table for this board.
787
788 If unsure, say Y.
Myles Watson45bb25f2009-09-22 18:49:08 +0000789
Sven Schnelle164bcfd2011-08-14 20:56:34 +0200790config GENERATE_SMBIOS_TABLES
791 depends on ARCH_X86
792 bool "Generate SMBIOS tables"
793 default y
794 help
795 Generate SMBIOS tables for this board.
796
797 If unsure, say Y.
798
Angel Pons437da712021-09-03 16:51:40 +0200799config SMBIOS_TYPE41_PROVIDED_BY_DEVTREE
800 bool
801 depends on ARCH_X86
802 help
803 If enabled, only generate SMBIOS Type 41 entries for PCI devices in
804 the devicetree for which Type 41 information is provided, e.g. with
805 the `smbios_dev_info` devicetree syntax. This is useful to manually
806 assign specific instance IDs to onboard devices irrespective of the
807 device traversal order. It is assumed that instance IDs for devices
808 of the same class are unique.
809 When disabled, coreboot autogenerates SMBIOS Type 41 entries for all
810 appropriate PCI devices in the devicetree. Instance IDs are assigned
811 successive numbers from a monotonically increasing counter, with one
812 counter for each device class.
813
Vladimir Serbinenko0afdec42015-05-30 23:08:26 +0200814config SMBIOS_PROVIDED_BY_MOBO
815 bool
816 default n
817
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200818config MAINBOARD_SERIAL_NUMBER
Nico Huberebd8a4f2017-11-01 09:49:16 +0100819 prompt "SMBIOS Serial Number" if !SMBIOS_PROVIDED_BY_MOBO
820 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200821 depends on GENERATE_SMBIOS_TABLES
822 default "123456789"
Martin Roth595e7772015-04-26 18:53:26 -0600823 help
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200824 The Serial Number to store in SMBIOS structures.
825
826config MAINBOARD_VERSION
Nico Huberebd8a4f2017-11-01 09:49:16 +0100827 prompt "SMBIOS Version Number" if !SMBIOS_PROVIDED_BY_MOBO
828 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200829 depends on GENERATE_SMBIOS_TABLES
830 default "1.0"
831 help
832 The Version Number to store in SMBIOS structures.
833
834config MAINBOARD_SMBIOS_MANUFACTURER
Nico Huberebd8a4f2017-11-01 09:49:16 +0100835 prompt "SMBIOS Manufacturer" if !SMBIOS_PROVIDED_BY_MOBO
836 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200837 depends on GENERATE_SMBIOS_TABLES
838 default MAINBOARD_VENDOR
839 help
840 Override the default Manufacturer stored in SMBIOS structures.
841
842config MAINBOARD_SMBIOS_PRODUCT_NAME
Nico Huberebd8a4f2017-11-01 09:49:16 +0100843 prompt "SMBIOS Product name" if !SMBIOS_PROVIDED_BY_MOBO
844 string
Stefan Reinauer6023ca42014-10-17 13:28:15 +0200845 depends on GENERATE_SMBIOS_TABLES
846 default MAINBOARD_PART_NUMBER
847 help
848 Override the default Product name stored in SMBIOS structures.
849
Johnny Linc746a742020-06-03 11:44:22 +0800850config VPD_SMBIOS_VERSION
851 bool "Populates SMBIOS type 0 version from the VPD_RO variable 'firmware_version'"
852 default n
853 depends on VPD && GENERATE_SMBIOS_TABLES
854 help
855 Selecting this option will read firmware_version from
856 VPD_RO and override SMBIOS type 0 version. One special
857 scenario of using this feature is to assign a BIOS version
858 to a coreboot image without the need to rebuild from source.
859
Myles Watson45bb25f2009-09-22 18:49:08 +0000860endmenu
861
Martin Roth21c06502016-02-04 19:52:27 -0700862source "payloads/Kconfig"
Peter Stugea758ca22009-09-17 16:21:31 +0000863
Uwe Hermann168b11b2009-10-07 16:15:40 +0000864menu "Debugging"
865
Nico Huberd67edca2018-11-13 19:28:07 +0100866comment "CPU Debug Settings"
Arthur Heymansaae81902019-11-04 21:50:21 +0100867source "src/cpu/*/Kconfig.debug_cpu"
Nico Huberd67edca2018-11-13 19:28:07 +0100868
Arthur Heymans71bd7e42019-10-20 14:20:53 +0200869comment "BLOB Debug Settings"
870source "src/drivers/intel/fsp*/Kconfig.debug_blob"
871
Nico Huberd67edca2018-11-13 19:28:07 +0100872comment "General Debug Settings"
873
Uwe Hermann168b11b2009-10-07 16:15:40 +0000874# TODO: Better help text and detailed instructions.
Patrick Georgi0588d192009-08-12 15:00:51 +0000875config GDB_STUB
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000876 bool "GDB debugging support"
Rudolf Marek65888022012-03-25 20:51:16 +0200877 default n
Arthur Heymans8e980132019-11-04 09:33:04 +0100878 depends on DRIVERS_UART
Patrick Georgi0588d192009-08-12 15:00:51 +0000879 help
Uwe Hermann5ec2c2b2009-08-25 00:53:22 +0000880 If enabled, you will be able to set breakpoints for gdb debugging.
Elyes Haouas95231b22022-02-16 22:37:44 +0100881 See src/arch/x86/c_start.S for details.
Patrick Georgi0588d192009-08-12 15:00:51 +0000882
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200883config GDB_WAIT
Denis 'GNUtoo' Carikli7d234f22015-12-10 21:58:52 +0100884 bool "Wait for a GDB connection in the ramstage"
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200885 default n
886 depends on GDB_STUB
887 help
Denis 'GNUtoo' Carikli7d234f22015-12-10 21:58:52 +0100888 If enabled, coreboot will wait for a GDB connection in the ramstage.
889
Denis 'GNUtoo' Cariklie4cece02012-06-22 15:56:37 +0200890
Julius Wernerd82e0cf2015-02-17 17:27:23 -0800891config FATAL_ASSERTS
892 bool "Halt when hitting a BUG() or assertion error"
893 default n
894 help
895 If enabled, coreboot will call hlt() on a BUG() or failed ASSERT().
896
Nico Huber371a6672018-11-13 22:06:40 +0100897config HAVE_DEBUG_GPIO
898 bool
899
900config DEBUG_GPIO
901 bool "Output verbose GPIO debug messages"
902 depends on HAVE_DEBUG_GPIO
903
Stefan Reinauerfe422182012-05-02 16:33:18 -0700904config DEBUG_CBFS
905 bool "Output verbose CBFS debug messages"
906 default n
Stefan Reinauerfe422182012-05-02 16:33:18 -0700907 help
908 This option enables additional CBFS related debug messages.
909
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000910config HAVE_DEBUG_RAM_SETUP
911 def_bool n
912
Uwe Hermann01ce6012010-03-05 10:03:50 +0000913config DEBUG_RAM_SETUP
914 bool "Output verbose RAM init debug messages"
915 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000916 depends on HAVE_DEBUG_RAM_SETUP
Uwe Hermann01ce6012010-03-05 10:03:50 +0000917 help
918 This option enables additional RAM init related debug messages.
919 It is recommended to enable this when debugging issues on your
920 board which might be RAM init related.
921
922 Note: This option will increase the size of the coreboot image.
923
924 If unsure, say N.
925
Myles Watson80e914ff2010-06-01 19:25:31 +0000926config DEBUG_PIRQ
927 bool "Check PIRQ table consistency"
928 default n
929 depends on GENERATE_PIRQ_TABLE
930 help
931 If unsure, say N.
932
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000933config HAVE_DEBUG_SMBUS
934 def_bool n
935
Uwe Hermann01ce6012010-03-05 10:03:50 +0000936config DEBUG_SMBUS
937 bool "Output verbose SMBus debug messages"
938 default n
Jens Rottmann0d11f2d2010-08-26 12:46:02 +0000939 depends on HAVE_DEBUG_SMBUS
Uwe Hermann01ce6012010-03-05 10:03:50 +0000940 help
941 This option enables additional SMBus (and SPD) debug messages.
942
943 Note: This option will increase the size of the coreboot image.
944
945 If unsure, say N.
946
947config DEBUG_SMI
948 bool "Output verbose SMI debug messages"
949 default n
950 depends on HAVE_SMI_HANDLER
Angel Pons12d48cd2020-10-03 12:22:04 +0200951 select SPI_FLASH_SMM if EM100PRO_SPI_CONSOLE || CONSOLE_SPI_FLASH
Uwe Hermann01ce6012010-03-05 10:03:50 +0000952 help
953 This option enables additional SMI related debug messages.
954
955 Note: This option will increase the size of the coreboot image.
956
957 If unsure, say N.
958
Kyösti Mälkki94464472020-06-13 13:45:42 +0300959config DEBUG_PERIODIC_SMI
960 bool "Trigger SMI periodically"
961 depends on DEBUG_SMI
962
Uwe Hermanna953f372010-11-10 00:14:32 +0000963# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
964# printk(BIOS_DEBUG, ...) calls.
965config DEBUG_MALLOC
Marc Jonescf3dcd62020-12-02 11:34:17 -0700966 prompt "Output verbose malloc debug messages" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8 || CONSOLE_OVERRIDE_LOGLEVEL
Stefan Reinauer95a63962012-11-13 17:00:01 -0800967 bool
Uwe Hermanna953f372010-11-10 00:14:32 +0000968 default n
Uwe Hermanna953f372010-11-10 00:14:32 +0000969 help
970 This option enables additional malloc related debug messages.
971
972 Note: This option will increase the size of the coreboot image.
973
974 If unsure, say N.
Cristian Măgherușan-Stanciu9f52ea42011-07-02 00:44:39 +0300975
Marc Jones5b5c52e2020-10-12 11:44:46 -0600976# Only visible if DEBUG_SPEW (8) is set.
977config DEBUG_RESOURCES
Marc Jonescf3dcd62020-12-02 11:34:17 -0700978 bool "Output verbose PCI MEM and IO resource debug messages" if DEFAULT_CONSOLE_LOGLEVEL_8 || CONSOLE_OVERRIDE_LOGLEVEL
Marc Jones5b5c52e2020-10-12 11:44:46 -0600979 default n
980 help
981 This option enables additional PCI memory and IO debug messages.
982 Note: This option will increase the size of the coreboot image.
983 If unsure, say N.
984
Kyösti Mälkki66277952018-12-31 15:22:34 +0200985config DEBUG_CONSOLE_INIT
986 bool "Debug console initialisation code"
987 default n
988 help
989 With this option printk()'s are attempted before console hardware
990 initialisation has been completed. Your mileage may vary.
991
992 Typically you will need to modify source in console_hw_init() such
993 that a working console appears before the one you want to debug.
994
995 If unsure, say N.
996
Uwe Hermanna953f372010-11-10 00:14:32 +0000997# Only visible if debug level is DEBUG (7) or SPEW (8) as it does additional
998# printk(BIOS_DEBUG, ...) calls.
Myles Watson6c9bc012010-09-07 22:30:15 +0000999config REALMODE_DEBUG
Marc Jonescf3dcd62020-12-02 11:34:17 -07001000 prompt "Enable debug messages for option ROM execution" if DEFAULT_CONSOLE_LOGLEVEL_7 || DEFAULT_CONSOLE_LOGLEVEL_8 || CONSOLE_OVERRIDE_LOGLEVEL
Stefan Reinauer95a63962012-11-13 17:00:01 -08001001 bool
Myles Watson6c9bc012010-09-07 22:30:15 +00001002 default n
Peter Stuge5015f792010-11-10 02:00:32 +00001003 depends on PCI_OPTION_ROM_RUN_REALMODE
Myles Watson6c9bc012010-09-07 22:30:15 +00001004 help
1005 This option enables additional x86emu related debug messages.
1006
1007 Note: This option will increase the time to emulate a ROM.
1008
1009 If unsure, say N.
1010
Uwe Hermann01ce6012010-03-05 10:03:50 +00001011config X86EMU_DEBUG
1012 bool "Output verbose x86emu debug messages"
1013 default n
1014 depends on PCI_OPTION_ROM_RUN_YABEL
1015 help
1016 This option enables additional x86emu related debug messages.
1017
1018 Note: This option will increase the size of the coreboot image.
1019
1020 If unsure, say N.
1021
1022config X86EMU_DEBUG_JMP
1023 bool "Trace JMP/RETF"
1024 default n
1025 depends on X86EMU_DEBUG
1026 help
1027 Print information about JMP and RETF opcodes from x86emu.
1028
1029 Note: This option will increase the size of the coreboot image.
1030
1031 If unsure, say N.
1032
1033config X86EMU_DEBUG_TRACE
1034 bool "Trace all opcodes"
1035 default n
1036 depends on X86EMU_DEBUG
1037 help
1038 Print _all_ opcodes that are executed by x86emu.
Stefan Reinauer14e22772010-04-27 06:56:47 +00001039
Uwe Hermann01ce6012010-03-05 10:03:50 +00001040 WARNING: This will produce a LOT of output and take a long time.
1041
1042 Note: This option will increase the size of the coreboot image.
1043
1044 If unsure, say N.
1045
1046config X86EMU_DEBUG_PNP
1047 bool "Log Plug&Play accesses"
1048 default n
1049 depends on X86EMU_DEBUG
1050 help
1051 Print Plug And Play accesses made by option ROMs.
1052
1053 Note: This option will increase the size of the coreboot image.
1054
1055 If unsure, say N.
1056
1057config X86EMU_DEBUG_DISK
1058 bool "Log Disk I/O"
1059 default n
1060 depends on X86EMU_DEBUG
1061 help
1062 Print Disk I/O related messages.
1063
1064 Note: This option will increase the size of the coreboot image.
1065
1066 If unsure, say N.
1067
1068config X86EMU_DEBUG_PMM
1069 bool "Log PMM"
1070 default n
1071 depends on X86EMU_DEBUG
1072 help
1073 Print messages related to POST Memory Manager (PMM).
1074
1075 Note: This option will increase the size of the coreboot image.
1076
1077 If unsure, say N.
1078
1079
1080config X86EMU_DEBUG_VBE
1081 bool "Debug VESA BIOS Extensions"
1082 default n
1083 depends on X86EMU_DEBUG
1084 help
1085 Print messages related to VESA BIOS Extension (VBE) functions.
1086
1087 Note: This option will increase the size of the coreboot image.
1088
1089 If unsure, say N.
1090
1091config X86EMU_DEBUG_INT10
1092 bool "Redirect INT10 output to console"
1093 default n
1094 depends on X86EMU_DEBUG
1095 help
1096 Let INT10 (i.e. character output) calls print messages to debug output.
1097
1098 Note: This option will increase the size of the coreboot image.
1099
1100 If unsure, say N.
1101
1102config X86EMU_DEBUG_INTERRUPTS
1103 bool "Log intXX calls"
1104 default n
1105 depends on X86EMU_DEBUG
1106 help
1107 Print messages related to interrupt handling.
1108
1109 Note: This option will increase the size of the coreboot image.
1110
1111 If unsure, say N.
1112
1113config X86EMU_DEBUG_CHECK_VMEM_ACCESS
1114 bool "Log special memory accesses"
1115 default n
1116 depends on X86EMU_DEBUG
1117 help
1118 Print messages related to accesses to certain areas of the virtual
1119 memory (e.g. BDA (BIOS Data Area) or interrupt vectors)
1120
1121 Note: This option will increase the size of the coreboot image.
1122
1123 If unsure, say N.
1124
1125config X86EMU_DEBUG_MEM
1126 bool "Log all memory accesses"
1127 default n
1128 depends on X86EMU_DEBUG
1129 help
1130 Print memory accesses made by option ROM.
1131 Note: This also includes accesses to fetch instructions.
1132
1133 Note: This option will increase the size of the coreboot image.
1134
1135 If unsure, say N.
1136
1137config X86EMU_DEBUG_IO
1138 bool "Log IO accesses"
1139 default n
1140 depends on X86EMU_DEBUG
1141 help
1142 Print I/O accesses made by option ROM.
1143
1144 Note: This option will increase the size of the coreboot image.
1145
1146 If unsure, say N.
1147
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001148config X86EMU_DEBUG_TIMINGS
1149 bool "Output timing information"
1150 default n
Kyösti Mälkki91945fb2019-07-10 15:10:22 +03001151 depends on X86EMU_DEBUG && HAVE_MONOTONIC_TIMER
Denis 'GNUtoo' Carikli4cdc5d62013-05-15 00:19:49 +02001152 help
1153 Print timing information needed by i915tool.
1154
1155 If unsure, say N.
1156
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001157config DEBUG_SPI_FLASH
1158 bool "Output verbose SPI flash debug messages"
1159 default n
1160 depends on SPI_FLASH
1161 help
1162 This option enables additional SPI flash related debug messages.
1163
Marc Jonesdc12daf2021-04-16 14:26:08 -06001164config DEBUG_IPMI
1165 bool "Output verbose IPMI debug messages"
1166 default n
1167 depends on IPMI_KCS
1168 help
1169 This option enables additional IPMI related debug messages.
1170
Stefan Reinauer8e073822012-04-04 00:07:22 +02001171if SOUTHBRIDGE_INTEL_BD82X6X && DEFAULT_CONSOLE_LOGLEVEL_8
1172# Only visible with the right southbridge and loglevel.
1173config DEBUG_INTEL_ME
1174 bool "Verbose logging for Intel Management Engine"
1175 default n
1176 help
1177 Enable verbose logging for Intel Management Engine driver that
1178 is present on Intel 6-series chipsets.
1179endif
1180
Marc Jones8b522db2020-10-12 11:58:46 -06001181config DEBUG_FUNC
Marc Jonesc6076ef2021-11-11 12:07:46 -07001182 bool "Enable function entry and exit reporting macros" if DEFAULT_CONSOLE_LOGLEVEL_8 || CONSOLE_OVERRIDE_LOGLEVEL
Marc Jones8b522db2020-10-12 11:58:46 -06001183 default n
1184 help
1185 This option enables additional function entry and exit debug messages
Kyösti Mälkki8c99c272020-07-24 15:54:31 +03001186 for select functions.
Marc Jones8b522db2020-10-12 11:58:46 -06001187 Note: This option will increase the size of the coreboot image.
1188 If unsure, say N.
1189
Stefan Reinauerd37ab452012-12-18 16:23:28 -08001190config DEBUG_COVERAGE
1191 bool "Debug code coverage"
1192 default n
1193 depends on COVERAGE
1194 help
1195 If enabled, the code coverage hooks in coreboot will output some
1196 information about the coverage data that is dumped.
1197
Jonathan Neuschäferfc04f9b2016-06-29 21:59:32 +02001198config DEBUG_BOOT_STATE
1199 bool "Debug boot state machine"
1200 default n
1201 help
1202 Control debugging of the boot state machine. When selected displays
1203 the state boundaries in ramstage.
1204
Nico Hubere84e6252016-10-05 17:43:56 +02001205config DEBUG_ADA_CODE
1206 bool "Compile debug code in Ada sources"
1207 default n
1208 help
1209 Add the compiler switch `-gnata` to compile code guarded by
1210 `pragma Debug`.
1211
Simon Glass46255f72018-07-12 15:26:07 -06001212config HAVE_EM100_SUPPORT
1213 bool "Platform can support the Dediprog EM100 SPI emulator"
1214 help
1215 This is enabled by platforms which can support using the EM100.
1216
1217config EM100
1218 bool "Configure image for EM100 usage"
1219 depends on HAVE_EM100_SUPPORT
1220 help
1221 The Dediprog EM100 SPI emulator allows fast loading of new SPI images
1222 over USB. However it only supports a maximum SPI clock of 20MHz and
1223 single data output. Enable this option to use a 20MHz SPI clock and
1224 disable "Dual Output Fast Read" Support.
1225
1226 On AMD platforms this changes the SPI speed at run-time if the
1227 mainboard code supports this. On supported Intel platforms this works
1228 by changing the settings in the descriptor.bin file.
1229
Uwe Hermann168b11b2009-10-07 16:15:40 +00001230endmenu
1231
Martin Roth8e4aafb2016-12-15 15:25:15 -07001232###############################################################################
1233# Set variables with no prompt - these can be set anywhere, and putting at
1234# the end of this file gives the most flexibility.
Nico Huber3db76532017-05-18 18:07:34 +02001235
1236source "src/lib/Kconfig"
1237
Myles Watson2e672732009-11-12 16:38:03 +00001238config WARNINGS_ARE_ERRORS
1239 bool
Edward O'Callaghan63f6dc72014-11-18 03:17:54 +11001240 default y
Patrick Georgi436f99b2009-11-27 16:55:13 +00001241
Peter Stuge51eafde2010-10-13 06:23:02 +00001242# The four POWER_BUTTON_DEFAULT_ENABLE, POWER_BUTTON_DEFAULT_DISABLE,
1243# POWER_BUTTON_FORCE_ENABLE and POWER_BUTTON_FORCE_DISABLE options are
1244# mutually exclusive. One of these options must be selected in the
1245# mainboard Kconfig if the chipset supports enabling and disabling of
1246# the power button. Chipset code uses the ENABLE_POWER_BUTTON option set
1247# in mainboard/Kconfig to know if the button should be enabled or not.
1248
1249config POWER_BUTTON_DEFAULT_ENABLE
1250 def_bool n
1251 help
1252 Select when the board has a power button which can optionally be
1253 disabled by the user.
1254
1255config POWER_BUTTON_DEFAULT_DISABLE
1256 def_bool n
1257 help
1258 Select when the board has a power button which can optionally be
1259 enabled by the user, e.g. when the board ships with a jumper over
1260 the power switch contacts.
1261
1262config POWER_BUTTON_FORCE_ENABLE
1263 def_bool n
1264 help
1265 Select when the board requires that the power button is always
1266 enabled.
1267
1268config POWER_BUTTON_FORCE_DISABLE
1269 def_bool n
1270 help
1271 Select when the board requires that the power button is always
1272 disabled, e.g. when it has been hardwired to ground.
1273
1274config POWER_BUTTON_IS_OPTIONAL
1275 bool
1276 default y if POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE
1277 default n if !(POWER_BUTTON_DEFAULT_ENABLE || POWER_BUTTON_DEFAULT_DISABLE)
1278 help
1279 Internal option that controls ENABLE_POWER_BUTTON visibility.
Duncan Laurie72748002013-10-31 08:26:23 -07001280
1281config REG_SCRIPT
1282 bool
Duncan Laurie72748002013-10-31 08:26:23 -07001283 default n
1284 help
1285 Internal option that controls whether we compile in register scripts.
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001286
Furquan Shaikh99ac98f2014-04-23 10:18:48 -07001287config MAX_REBOOT_CNT
1288 int
1289 default 3
Timothy Pearson17ada2e2015-03-18 01:31:34 -05001290 help
1291 Internal option that sets the maximum number of bootblock executions allowed
1292 with the normal image enabled before assuming the normal image is defective
Vadim Bendebury9c9c3362014-07-23 09:40:02 -07001293 and switching to the fallback image.
Martin Roth59ff3402016-02-09 09:06:46 -07001294
Martin Roth8e4aafb2016-12-15 15:25:15 -07001295config UNCOMPRESSED_RAMSTAGE
1296 bool
1297
1298config NO_XIP_EARLY_STAGES
1299 bool
1300 default n if ARCH_X86
1301 default y
1302 help
1303 Identify if early stages are eXecute-In-Place(XIP).
1304
Martin Roth8e4aafb2016-12-15 15:25:15 -07001305config EARLY_CBMEM_LIST
1306 bool
1307 default n
1308 help
1309 Enable display of CBMEM during romstage and postcar.
1310
1311config RELOCATABLE_MODULES
1312 bool
1313 help
1314 If RELOCATABLE_MODULES is selected then support is enabled for
1315 building relocatable modules in the RAM stage. Those modules can be
1316 loaded anywhere and all the relocations are handled automatically.
1317
Martin Roth8e4aafb2016-12-15 15:25:15 -07001318config GENERIC_GPIO_LIB
1319 bool
1320 help
1321 If enabled, compile the generic GPIO library. A "generic" GPIO
1322 implies configurability usually found on SoCs, particularly the
1323 ability to control internal pull resistors.
1324
Martin Roth8e4aafb2016-12-15 15:25:15 -07001325config BOOTBLOCK_CUSTOM
1326 # To be selected by arch, SoC or mainboard if it does not want use the normal
1327 # src/lib/bootblock.c#main() C entry point.
1328 bool
1329
Furquan Shaikh46514c22020-06-11 11:59:07 -07001330config MEMLAYOUT_LD_FILE
1331 string
Patrick Georgib8fba862020-06-17 21:06:53 +02001332 default "src/mainboard/\$(CONFIG_MAINBOARD_DIR)/memlayout.ld"
Furquan Shaikh46514c22020-06-11 11:59:07 -07001333 help
1334 This variable allows SoC/mainboard to supply in a custom linker file
1335 if required. This determines the linker file used for all the stages
1336 (bootblock, romstage, verstage, ramstage, postcar) in
1337 src/arch/${ARCH}/Makefile.inc.
1338
Martin Roth75e5cb72016-12-15 15:05:37 -07001339###############################################################################
1340# Set default values for symbols created before mainboards. This allows the
1341# option to be displayed in the general menu, but the default to be loaded in
1342# the mainboard if desired.
1343config COMPRESS_RAMSTAGE
1344 default y if !UNCOMPRESSED_RAMSTAGE
1345
1346config COMPRESS_PRERAM_STAGES
1347 depends on !ARCH_X86
1348 default y
1349
1350config INCLUDE_CONFIG_FILE
1351 default y
1352
Martin Roth75e5cb72016-12-15 15:05:37 -07001353config BOOTSPLASH_FILE
1354 depends on BOOTSPLASH_IMAGE
1355 default "bootsplash.jpg"
1356
1357config CBFS_SIZE
1358 default ROM_SIZE
Subrata Banikb5962a92019-06-08 12:29:02 +05301359
1360config HAVE_BOOTBLOCK
1361 bool
1362 default y
1363
1364config HAVE_VERSTAGE
1365 bool
1366 depends on VBOOT_SEPARATE_VERSTAGE
1367 default y
1368
1369config HAVE_ROMSTAGE
1370 bool
1371 default y
1372
Subrata Banikb5962a92019-06-08 12:29:02 +05301373config HAVE_RAMSTAGE
1374 bool
1375 default n if RAMPAYLOAD
1376 default y