blob: 9738d19149f4b786a474d5eecaf6214ff34cc6f4 [file] [log] [blame]
Felix Held4a8cd722020-04-18 22:26:39 +02001# SPDX-License-Identifier: GPL-2.0-only
Martin Roth5c354b92019-04-22 14:55:16 -06002
Martin Roth1f337622019-04-22 16:08:31 -06003config SOC_AMD_PICASSO
Martin Roth5c354b92019-04-22 14:55:16 -06004 bool
Subrata Banik34f26b22022-02-10 12:38:02 +05305 select ACPI_SOC_NVS
6 select ADD_FSP_BINARIES if USE_AMD_BLOBS
Angel Pons8e035e32021-06-22 12:58:20 +02007 select ARCH_X86
Subrata Banik34f26b22022-02-10 12:38:02 +05308 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Raul E Rangelb1a0fce2022-01-11 13:02:07 -07009 select CONSOLE_CBMEM_PRINT_PRE_BOOTBLOCK_CONTENTS if VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel0357ab72020-07-09 12:08:58 -060010 select DRIVERS_USB_PCI_XHCI
Subrata Banik34f26b22022-02-10 12:38:02 +053011 select FSP_COMPRESS_FSP_M_LZMA
12 select FSP_COMPRESS_FSP_S_LZMA
Martin Roth5c354b92019-04-22 14:55:16 -060013 select GENERIC_GPIO_LIB
Felix Helde697fd92021-01-18 15:10:43 +010014 select HAVE_ACPI_TABLES
Subrata Banik34f26b22022-02-10 12:38:02 +053015 select HAVE_CF9_RESET
Furquan Shaikh0eabe132020-04-28 21:57:07 -070016 select HAVE_EM100_SUPPORT
Subrata Banik34f26b22022-02-10 12:38:02 +053017 select HAVE_SMI_HANDLER
18 select IDT_IN_EVERY_STAGE
Martin Rothbcb610a2022-10-29 13:31:54 -060019 select NO_DDR5
20 select NO_DDR3
21 select NO_DDR2
22 select NO_LPDDR4
Subrata Banik34f26b22022-02-10 12:38:02 +053023 select PARALLEL_MP_AP_WORK
24 select PLATFORM_USES_FSP2_0
25 select PROVIDES_ROM_SHARING
26 select RESET_VECTOR_IN_RAM
27 select RTC
Martin Roth5c354b92019-04-22 14:55:16 -060028 select SOC_AMD_COMMON
Fred Reitberger6f0b5b32022-02-08 11:55:48 -050029 select SOC_AMD_COMMON_BLOCK_ACP_GEN1
Felix Held33c548b2021-01-27 20:34:24 +010030 select SOC_AMD_COMMON_BLOCK_ACPI
31 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Held18b51e92021-05-08 01:30:30 +020032 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Felix Held9bb66462023-03-04 02:33:28 +010033 select SOC_AMD_COMMON_BLOCK_ACPI_CPU_POWER_STATE
Eric Lai65b0afe2021-04-09 11:50:48 +080034 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Gleneskf934fae2021-07-20 02:19:58 -070035 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held33c548b2021-01-27 20:34:24 +010036 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held21c46c02021-03-05 00:13:16 +010037 select SOC_AMD_COMMON_BLOCK_APOB
Felix Held33c548b2021-01-27 20:34:24 +010038 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Helda63f8592023-03-24 16:30:55 +010039 select SOC_AMD_COMMON_BLOCK_CPUFREQ_FAM17H_19H
Felix Helddba3fe72021-02-13 01:05:56 +010040 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held784c9c62023-01-31 02:24:27 +010041 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC_DOMAIN
Felix Held33c548b2021-01-27 20:34:24 +010042 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Furquan Shaikh702cf302020-05-09 18:30:51 -070043 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Martin Roth5c354b92019-04-22 14:55:16 -060044 select SOC_AMD_COMMON_BLOCK_HDA
Karthikeyan Ramasubramanian0dbea482021-03-08 23:23:50 -070045 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held556d1cc2022-02-02 22:11:52 +010046 select SOC_AMD_COMMON_BLOCK_I2C_PAD_CTRL
Felix Held33c548b2021-01-27 20:34:24 +010047 select SOC_AMD_COMMON_BLOCK_IOMMU
48 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020049 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Held33c548b2021-01-27 20:34:24 +010050 select SOC_AMD_COMMON_BLOCK_NONCAR
51 select SOC_AMD_COMMON_BLOCK_PCI
Raul E Rangel48314112021-05-10 14:55:11 -060052 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Felix Held0d2c0012021-04-12 23:44:14 +020053 select SOC_AMD_COMMON_BLOCK_PM
54 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held33c548b2021-01-27 20:34:24 +010055 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth7c66d392023-02-02 17:23:46 -070056 select SOC_AMD_COMMON_BLOCK_RESET
Martin Roth5c354b92019-04-22 14:55:16 -060057 select SOC_AMD_COMMON_BLOCK_SATA
Aaron Durbin3d2e18a2020-01-28 11:20:05 -070058 select SOC_AMD_COMMON_BLOCK_SMBUS
Felix Held161d8092020-12-01 18:17:42 +010059 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010060 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held60a46432020-11-12 00:14:16 +010061 select SOC_AMD_COMMON_BLOCK_SMU
Felix Held43529962023-01-12 23:10:22 +010062 select SOC_AMD_COMMON_BLOCK_SMU_SX_ENTRY
Felix Held33c548b2021-01-27 20:34:24 +010063 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held23a398e2023-03-23 23:44:03 +010064 select SOC_AMD_COMMON_BLOCK_SVI2
Felix Held60df7ca2023-03-24 20:33:15 +010065 select SOC_AMD_COMMON_BLOCK_TSC
Felix Held6f8f9c92020-12-09 21:36:56 +010066 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel394c6b02021-02-12 14:37:43 -070067 select SOC_AMD_COMMON_BLOCK_UCODE
Nikolai Vyssotskia289cdd2021-04-28 18:09:29 -050068 select SOC_AMD_COMMON_FSP_DMI_TABLES
Martin Roth7c66d392023-02-02 17:23:46 -070069 select SOC_AMD_SUPPORTS_WARM_RESET
Martin Roth5c354b92019-04-22 14:55:16 -060070 select SSE2
Marshall Dawson00a22082020-01-20 23:05:31 -070071 select UDK_2017_BINDING
Martin Rothbcb610a2022-10-29 13:31:54 -060072 select USE_DDR4
Subrata Banik34f26b22022-02-10 12:38:02 +053073 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
74 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
75 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
76 select X86_AMD_FIXED_MTRRS
77 select X86_INIT_NEED_1_SIPI
Arthur Heymansdf096802022-04-19 21:46:20 +020078 select HAVE_EXP_X86_64_SUPPORT
Elyes Haouas3cd06cc2023-01-05 07:42:24 +010079 help
80 AMD Picasso support
81
82if SOC_AMD_PICASSO
Raul E Rangel394c6b02021-02-12 14:37:43 -070083
Felix Heldc4eb45f2021-02-13 02:36:02 +010084config CHIPSET_DEVICETREE
85 string
86 default "soc/amd/picasso/chipset.cb"
87
Felix Held3cc3d812020-06-17 16:16:08 +020088config FSP_M_FILE
89 string "FSP-M (memory init) binary path and filename"
90 depends on ADD_FSP_BINARIES
91 default "3rdparty/amd_blobs/picasso/PICASSO_M.fd"
92 help
93 The path and filename of the FSP-M binary for this platform.
94
95config FSP_S_FILE
96 string "FSP-S (silicon init) binary path and filename"
97 depends on ADD_FSP_BINARIES
98 default "3rdparty/amd_blobs/picasso/PICASSO_S.fd"
99 help
100 The path and filename of the FSP-S binary for this platform.
101
Furquan Shaikhbc456502020-06-10 16:37:23 -0700102config EARLY_RESERVED_DRAM_BASE
103 hex
104 default 0x2000000
105 help
106 This variable defines the base address of the DRAM which is reserved
107 for usage by coreboot in early stages (i.e. before ramstage is up).
108 This memory gets reserved in BIOS tables to ensure that the OS does
109 not use it, thus preventing corruption of OS memory in case of S3
110 resume.
111
112config EARLYRAM_BSP_STACK_SIZE
113 hex
114 default 0x1000
115
116config PSP_APOB_DRAM_ADDRESS
117 hex
118 default 0x2001000
119 help
120 Location in DRAM where the PSP will copy the AGESA PSP Output
121 Block.
122
Fred Reitberger475e2822022-07-14 11:06:30 -0400123config PSP_APOB_DRAM_SIZE
124 hex
125 default 0x10000
126
Furquan Shaikhbc456502020-06-10 16:37:23 -0700127config PSP_SHAREDMEM_BASE
128 hex
129 default 0x2011000 if VBOOT
130 default 0x0
131 help
132 This variable defines the base address in DRAM memory where PSP copies
Kangheui Won6b36c832021-04-21 14:48:14 +1000133 the vboot workbuf. This is used in the linker script to have a static
Furquan Shaikhbc456502020-06-10 16:37:23 -0700134 allocation for the buffer as well as for adding relevant entries in
Kangheui Won6b36c832021-04-21 14:48:14 +1000135 the BIOS directory table for the PSP.
Furquan Shaikhbc456502020-06-10 16:37:23 -0700136
137config PSP_SHAREDMEM_SIZE
138 hex
139 default 0x8000 if VBOOT
140 default 0x0
141 help
142 Sets the maximum size for the PSP to pass the vboot workbuf and
143 any logs or timestamps back to coreboot. This will be copied
144 into main memory by the PSP and will be available when the x86 is
145 started. The workbuf's base depends on the address of the reset
146 vector.
147
Raul E Rangel86302a82022-01-18 15:29:54 -0700148config PRE_X86_CBMEM_CONSOLE_SIZE
149 hex
150 default 0x1600
151 help
152 Size of the CBMEM console used in PSP verstage.
153
Martin Roth5c354b92019-04-22 14:55:16 -0600154config PRERAM_CBMEM_CONSOLE_SIZE
155 hex
156 default 0x1600
157 help
158 Increase this value if preram cbmem console is getting truncated
159
Kangheui Won4020aa72021-05-20 09:56:39 +1000160config CBFS_MCACHE_SIZE
161 hex
162 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
163
Furquan Shaikhbc456502020-06-10 16:37:23 -0700164config C_ENV_BOOTBLOCK_SIZE
165 hex
166 default 0x10000
167 help
168 Sets the size of the bootblock stage that should be loaded in DRAM.
169 This variable controls the DRAM allocation size in linker script
170 for bootblock stage.
171
Furquan Shaikhbc456502020-06-10 16:37:23 -0700172config ROMSTAGE_ADDR
173 hex
174 default 0x2040000
175 help
176 Sets the address in DRAM where romstage should be loaded.
177
178config ROMSTAGE_SIZE
179 hex
180 default 0x80000
181 help
182 Sets the size of DRAM allocation for romstage in linker script.
183
184config FSP_M_ADDR
185 hex
186 default 0x20C0000
187 help
188 Sets the address in DRAM where FSP-M should be loaded. cbfstool
189 performs relocation of FSP-M to this address.
190
191config FSP_M_SIZE
192 hex
Felix Held779eeb22021-09-16 18:11:04 +0200193 default 0xC0000
Furquan Shaikhbc456502020-06-10 16:37:23 -0700194 help
195 Sets the size of DRAM allocation for FSP-M in linker script.
196
197config VERSTAGE_ADDR
198 hex
199 depends on VBOOT_SEPARATE_VERSTAGE
Felix Held779eeb22021-09-16 18:11:04 +0200200 default 0x2180000
Furquan Shaikhbc456502020-06-10 16:37:23 -0700201 help
202 Sets the address in DRAM where verstage should be loaded if running
203 as a separate stage on x86.
204
205config VERSTAGE_SIZE
206 hex
207 depends on VBOOT_SEPARATE_VERSTAGE
208 default 0x80000
209 help
210 Sets the size of DRAM allocation for verstage in linker script if
211 running as a separate stage on x86.
212
Shelley Chen4e9bb332021-10-20 15:43:45 -0700213config ECAM_MMCONF_BASE_ADDRESS
Martin Roth5c354b92019-04-22 14:55:16 -0600214 default 0xF8000000
215
Shelley Chen4e9bb332021-10-20 15:43:45 -0700216config ECAM_MMCONF_BUS_NUMBER
Martin Roth5c354b92019-04-22 14:55:16 -0600217 default 64
218
Raul E Rangel5f52c0e2020-05-13 13:22:48 -0600219config VERSTAGE_ADDR
220 hex
221 default 0x4000000
222
Felix Held1032d222020-11-04 16:19:35 +0100223config MAX_CPUS
224 int
225 default 8
Felix Heldb77387f2021-04-23 22:16:04 +0200226 help
227 Maximum number of threads the platform can have.
Felix Held1032d222020-11-04 16:19:35 +0100228
Martin Roth5c354b92019-04-22 14:55:16 -0600229config VGA_BIOS_ID
230 string
Martin Roth86ba0d72020-02-05 16:46:30 -0700231 default "1002,15d8,c1"
Martin Roth5c354b92019-04-22 14:55:16 -0600232 help
233 The default VGA BIOS PCI vendor/device ID should be set to the
Felix Heldff014422023-02-14 23:07:21 +0100234 result of the map_oprom_vendev_rev() function in graphics.c.
Martin Roth5c354b92019-04-22 14:55:16 -0600235
236config VGA_BIOS_FILE
237 string
Raul E Rangelf39dab12020-05-13 16:46:57 -0600238 default "3rdparty/amd_blobs/picasso/PicassoGenericVbios.bin"
Martin Roth5c354b92019-04-22 14:55:16 -0600239
Martin Roth86ba0d72020-02-05 16:46:30 -0700240config VGA_BIOS_SECOND
241 def_bool y
242
243config VGA_BIOS_SECOND_ID
244 string
245 default "1002,15dd,c4"
246 help
Felix Held23cae542023-02-28 17:02:50 +0100247 Some Dali and all Pollock APUs need a different VBIOS than some other
248 Dali and all Picasso APUs, but don't always have a different PCI
249 vendor/device IDs, so we need an alternate method to determine the
250 correct video BIOS. In map_oprom_vendev_rev(), we look at the return
251 value of soc_is_raven2() and decide which rom to load.
Martin Roth86ba0d72020-02-05 16:46:30 -0700252
253config VGA_BIOS_SECOND_FILE
254 string
255 default "3rdparty/amd_blobs/picasso/Raven2GenericVbios.bin"
256
257config CHECK_REV_IN_OPROM_NAME
258 bool
259 default y
260 help
261 Select this in the platform BIOS or chipset if the option rom has a
262 revision that needs to be checked when searching CBFS.
263
Martin Roth5c354b92019-04-22 14:55:16 -0600264config S3_VGA_ROM_RUN
265 bool
266 default n
267
268config HEAP_SIZE
269 hex
270 default 0xc0000
271
Martin Roth5c354b92019-04-22 14:55:16 -0600272config SERIRQ_CONTINUOUS_MODE
273 bool
274 default n
275 help
276 Set this option to y for serial IRQ in continuous mode.
277 Otherwise it is in quiet mode.
278
Felix Helde7382992021-01-12 23:05:56 +0100279config CONSOLE_UART_BASE_ADDRESS
280 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
281 hex
282 default 0xfedc9000 if UART_FOR_CONSOLE = 0
283 default 0xfedca000 if UART_FOR_CONSOLE = 1
Felix Heldd614e852021-06-15 21:06:38 +0200284 default 0xfedce000 if UART_FOR_CONSOLE = 2
Felix Helde7382992021-01-12 23:05:56 +0100285 default 0xfedcf000 if UART_FOR_CONSOLE = 3
286
Martin Roth5c354b92019-04-22 14:55:16 -0600287config SMM_TSEG_SIZE
288 hex
Felix Helde22eef72021-02-10 22:22:07 +0100289 default 0x800000 if HAVE_SMI_HANDLER
Martin Roth5c354b92019-04-22 14:55:16 -0600290 default 0x0
291
292config SMM_RESERVED_SIZE
293 hex
Marshall Dawson3e2fabf2020-06-12 10:28:04 -0600294 default 0x180000
Martin Roth5c354b92019-04-22 14:55:16 -0600295
296config SMM_MODULE_STACK_SIZE
297 hex
298 default 0x800
299
Martin Roth5c354b92019-04-22 14:55:16 -0600300config ACPI_BERT
301 bool "Build ACPI BERT Table"
302 default y
303 depends on HAVE_ACPI_TABLES
304 help
305 Report Machine Check errors identified in POST to the OS in an
Marshall Dawson03743b72020-06-18 10:23:48 -0600306 ACPI Boot Error Record Table.
Martin Roth5c354b92019-04-22 14:55:16 -0600307
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700308config ACPI_BERT_SIZE
309 hex
Marshall Dawson03743b72020-06-18 10:23:48 -0600310 default 0x4000 if ACPI_BERT
311 default 0x0
Marshall Dawson901cb9c2020-01-21 14:53:45 -0700312 help
313 Specify the amount of DRAM reserved for gathering the data used to
314 generate the ACPI table.
315
Furquan Shaikh40a38882020-05-01 10:43:48 -0700316config CHROMEOS
Rob Barnes5ac928d2020-07-07 16:16:12 -0600317 select ALWAYS_LOAD_OPROM
318 select ALWAYS_RUN_OPROM
Furquan Shaikh40a38882020-05-01 10:43:48 -0700319
Marshall Dawson62611412019-06-19 11:46:06 -0600320config RO_REGION_ONLY
321 string
Matt DeVillier1e54a182022-10-04 16:34:21 -0500322 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
Marshall Dawson62611412019-06-19 11:46:06 -0600323 default "apu/amdfw"
Martin Roth5c354b92019-04-22 14:55:16 -0600324
Marshall Dawson62611412019-06-19 11:46:06 -0600325config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
326 int
Martin Roth4017de02019-12-16 23:21:05 -0700327 default 150
Marshall Dawson62611412019-06-19 11:46:06 -0600328
Aaron Durbin1d0b99b2020-04-11 11:58:57 -0600329config DISABLE_SPI_FLASH_ROM_SHARING
330 def_bool n
331 help
332 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
333 which indicates a board level ROM transaction request. This
334 removes arbitration with board and assumes the chipset controls
335 the SPI flash bus entirely.
336
Felix Held27b295b2021-03-25 01:20:41 +0100337config DISABLE_KEYBOARD_RESET_PIN
338 bool
339 help
340 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
341 signal. When this pin is used as GPIO and the keyboard reset
342 functionality isn't disabled, configuring it as an output and driving
343 it as 0 will cause a reset.
344
Marshall Dawson00a22082020-01-20 23:05:31 -0700345config FSP_TEMP_RAM_SIZE
346 hex
Marshall Dawson00a22082020-01-20 23:05:31 -0700347 default 0x40000
348 help
349 The amount of coreboot-allocated heap and stack usage by the FSP.
350
Marshall Dawson62611412019-06-19 11:46:06 -0600351menu "PSP Configuration Options"
Martin Roth5c354b92019-04-22 14:55:16 -0600352
Martin Roth5c354b92019-04-22 14:55:16 -0600353config AMD_FWM_POSITION_INDEX
354 int "Firmware Directory Table location (0 to 5)"
355 range 0 5
356 default 0 if BOARD_ROMSIZE_KB_512
357 default 1 if BOARD_ROMSIZE_KB_1024
358 default 2 if BOARD_ROMSIZE_KB_2048
359 default 3 if BOARD_ROMSIZE_KB_4096
360 default 4 if BOARD_ROMSIZE_KB_8192
361 default 5 if BOARD_ROMSIZE_KB_16384
362 help
363 Typically this is calculated by the ROM size, but there may
364 be situations where you want to put the firmware directory
365 table in a different location.
366 0: 512 KB - 0xFFFA0000
367 1: 1 MB - 0xFFF20000
368 2: 2 MB - 0xFFE20000
369 3: 4 MB - 0xFFC20000
370 4: 8 MB - 0xFF820000
371 5: 16 MB - 0xFF020000
372
373comment "AMD Firmware Directory Table set to location for 512KB ROM"
374 depends on AMD_FWM_POSITION_INDEX = 0
375comment "AMD Firmware Directory Table set to location for 1MB ROM"
376 depends on AMD_FWM_POSITION_INDEX = 1
377comment "AMD Firmware Directory Table set to location for 2MB ROM"
378 depends on AMD_FWM_POSITION_INDEX = 2
379comment "AMD Firmware Directory Table set to location for 4MB ROM"
380 depends on AMD_FWM_POSITION_INDEX = 3
381comment "AMD Firmware Directory Table set to location for 8MB ROM"
382 depends on AMD_FWM_POSITION_INDEX = 4
383comment "AMD Firmware Directory Table set to location for 16MB ROM"
384 depends on AMD_FWM_POSITION_INDEX = 5
385
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800386config AMDFW_CONFIG_FILE
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700387 string
Zheng Baoc5e28ab2020-10-28 11:38:09 +0800388 default "src/soc/amd/picasso/fw.cfg"
Martin Roth5c354b92019-04-22 14:55:16 -0600389
Marshall Dawson62611412019-06-19 11:46:06 -0600390config PSP_LOAD_MP2_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700391 bool
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700392 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600393 help
394 Include the MP2 firmwares and configuration into the PSP build.
395
Furquan Shaikh47cdf432020-04-23 18:01:34 -0700396 If unsure, answer 'n'
Marshall Dawson62611412019-06-19 11:46:06 -0600397
398config PSP_LOAD_S0I3_FW
Furquan Shaikhd4ef9a42020-04-24 11:49:32 -0700399 bool
Furquan Shaikh30bc5b32020-04-23 18:02:53 -0700400 default n
Marshall Dawson62611412019-06-19 11:46:06 -0600401 help
402 Select this item to include the S0i3 file into the PSP build.
403
404config HAVE_PSP_WHITELIST_FILE
405 bool "Include a debug whitelist file in PSP build"
406 default n
407 help
408 Support secured unlock prior to reset using a whitelisted
409 number? This feature requires a signed whitelist image and
410 bootloader from AMD.
411
412 If unsure, answer 'n'
413
414config PSP_WHITELIST_FILE
Martin Roth49b09a02020-02-20 13:54:06 -0700415 string "Debug whitelist file path"
Marshall Dawson62611412019-06-19 11:46:06 -0600416 depends on HAVE_PSP_WHITELIST_FILE
Raul E Rangelf39dab12020-05-13 16:46:57 -0600417 default "3rdparty/amd_blobs/picasso/PSP/wtl-rvn.sbin"
Marshall Dawson62611412019-06-19 11:46:06 -0600418
Furquan Shaikh577db022020-04-24 15:52:04 -0700419config PSP_UNLOCK_SECURE_DEBUG
420 bool "Unlock secure debug"
421 default n
422 help
423 Select this item to enable secure debug options in PSP.
424
Martin Rothde498332020-09-01 11:00:28 -0600425config PSP_VERSTAGE_FILE
426 string "Specify the PSP_verstage file path"
427 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600428 default "\$(obj)/psp_verstage.bin"
Martin Rothde498332020-09-01 11:00:28 -0600429 help
430 Add psp_verstage file to the build & PSP Directory Table
431
Martin Rothfe87d762020-09-01 11:04:21 -0600432config PSP_VERSTAGE_SIGNING_TOKEN
433 string "Specify the PSP_verstage Signature Token file path"
434 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
435 default ""
436 help
437 Add psp_verstage signature token to the build & PSP Directory Table
438
Martin Rothfdad5ad2021-04-16 11:36:01 -0600439config PSP_SOFTFUSE_BITS
440 string "PSP Soft Fuse bits to enable"
441 default "28"
442 help
443 Space separated list of Soft Fuse bits to enable.
444 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
445 Bit 15: PSP post code destination: 0=LPC 1=eSPI
446 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
447
448 See #55758 (NDA) for additional bit definitions.
449
Marshall Dawson62611412019-06-19 11:46:06 -0600450endmenu
Martin Roth5c354b92019-04-22 14:55:16 -0600451
Martin Rothc7acf162020-05-28 00:44:50 -0600452config VBOOT
453 select VBOOT_VBNV_CMOS
Martin Rothe7e6c4e2020-07-15 11:54:14 -0600454 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
Martin Rothc7acf162020-05-28 00:44:50 -0600455
456config VBOOT_STARTS_BEFORE_BOOTBLOCK
457 def_bool n
458 depends on VBOOT
459 select ARCH_VERSTAGE_ARMV7
460 help
461 Runs verstage on the PSP. Only available on
Jon Murphyc4e90452022-06-28 10:36:23 -0600462 certain ChromeOS branded parts from AMD.
Martin Rothc7acf162020-05-28 00:44:50 -0600463
Martin Roth5632c6b2020-10-28 11:52:30 -0600464config VBOOT_HASH_BLOCK_SIZE
465 hex
466 default 0x9000
467 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
468 help
469 Because the bulk of the time in psp_verstage to hash the RO cbfs is
470 spent in the overhead of doing svc calls, increasing the hash block
471 size significantly cuts the verstage hashing time as seen below.
472
473 4k takes 180ms
474 16k takes 44ms
475 32k takes 33.7ms
476 36k takes 32.5ms
477 There's actually still room for an even bigger stack, but we've
478 reached a point of diminishing returns.
479
Martin Roth50cca762020-08-13 11:06:18 -0600480config CMOS_RECOVERY_BYTE
481 hex
482 default 0x51
483 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
484 help
485 If the workbuf is not passed from the PSP to coreboot, set the
486 recovery flag and reboot. The PSP will read this byte, mark the
487 recovery request in VBNV, and reset the system into recovery mode.
488
489 This is the byte before the default first byte used by VBNV
490 (0x26 + 0x0E - 1)
491
Matt DeVillierf9fea862022-10-04 16:41:28 -0500492if VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
Martin Roth9aa8d112020-06-04 21:31:41 -0600493
494config RWA_REGION_ONLY
495 string
496 default "apu/amdfw_a"
497 help
498 Add a space-delimited list of filenames that should only be in the
499 RW-A section.
500
Matt DeVillierf9fea862022-10-04 16:41:28 -0500501endif # VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
502
503if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
504
Martin Roth9aa8d112020-06-04 21:31:41 -0600505config RWB_REGION_ONLY
506 string
507 default "apu/amdfw_b"
508 help
509 Add a space-delimited list of filenames that should only be in the
510 RW-B section.
511
Martin Roth9aa8d112020-06-04 21:31:41 -0600512endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
513
Martin Roth1f337622019-04-22 16:08:31 -0600514endif # SOC_AMD_PICASSO