blob: 2c6e9497c4b50b34bbd93c889edd83ac76c2d6cf [file] [log] [blame]
Felix Helddc2d3562020-12-02 14:38:53 +01001# SPDX-License-Identifier: GPL-2.0-only
2
3config SOC_AMD_CEZANNE
4 bool
Raul E Rangel24d024a2021-02-12 16:07:43 -07005 select ACPI_SOC_NVS
Angel Pons8e035e32021-06-22 12:58:20 +02006 select ARCH_X86
Raul E Rangel54616622021-02-05 17:29:12 -07007 select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH
Mathew Kingc519bff2021-03-04 08:26:51 -07008 select DRIVERS_USB_ACPI
9 select DRIVERS_USB_PCI_XHCI
Raul E Rangel2bcf99f2021-11-08 16:58:26 -070010 select FSP_COMPRESS_FSP_M_LZMA if !ASYNC_FILE_LOADING
11 select FSP_COMPRESS_FSP_M_LZ4 if ASYNC_FILE_LOADING
Raul E Rangeldc63bbd2021-11-08 14:10:45 -070012 select FSP_COMPRESS_FSP_S_LZ4
Raul E Rangele925af22021-03-30 16:32:20 -060013 select GENERIC_GPIO_LIB
Felix Held86024952021-02-03 23:44:28 +010014 select HAVE_ACPI_TABLES
Felix Held44f41532020-12-09 02:01:16 +010015 select HAVE_CF9_RESET
Felix Held227c6492021-03-22 14:44:58 +010016 select HAVE_EM100_SUPPORT
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060017 select HAVE_FSP_GOP
Felix Heldee2a3652021-02-09 23:43:17 +010018 select HAVE_SMI_HANDLER
Felix Heldcb977342021-01-19 20:36:38 +010019 select IDT_IN_EVERY_STAGE
Felix Held7aacdd12021-02-10 23:27:47 +010020 select PARALLEL_MP_AP_WORK
Felix Held8d0a6092021-01-14 01:40:50 +010021 select PLATFORM_USES_FSP2_0
Raul E Rangel95b3dc32021-03-24 16:53:37 -060022 select PROVIDES_ROM_SHARING
Karthikeyan Ramasubramanian1140b7c2021-09-17 16:33:35 -060023 select PSP_VERSTAGE_CCP_DMA if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Helddc2d3562020-12-02 14:38:53 +010024 select RESET_VECTOR_IN_RAM
Felix Held7cd81b92021-02-11 14:58:08 +010025 select RTC
Felix Helddc2d3562020-12-02 14:38:53 +010026 select SOC_AMD_COMMON
Fred Reitberger6f0b5b32022-02-08 11:55:48 -050027 select SOC_AMD_COMMON_BLOCK_ACP_GEN1
Felix Heldbb4bee852021-02-10 16:53:53 +010028 select SOC_AMD_COMMON_BLOCK_ACPI
Felix Held64de2c12020-12-05 20:53:59 +010029 select SOC_AMD_COMMON_BLOCK_ACPIMMIO
Felix Held9ab8a782023-07-14 18:44:13 +020030 select SOC_AMD_COMMON_BLOCK_ACPIMMIO_PM_IO_ACCESS
Felix Helddd882f32021-05-12 01:23:50 +020031 select SOC_AMD_COMMON_BLOCK_ACPI_ALIB
Felix Held8f7f4bf2022-08-03 22:10:05 +020032 select SOC_AMD_COMMON_BLOCK_ACPI_CPPC
Felix Heldceafcae2023-03-07 00:00:15 +010033 select SOC_AMD_COMMON_BLOCK_ACPI_CPU_POWER_STATE
Eric Lai65b0afe2021-04-09 11:50:48 +080034 select SOC_AMD_COMMON_BLOCK_ACPI_GPIO
Jason Glenesk8d354282021-07-20 05:21:54 -070035 select SOC_AMD_COMMON_BLOCK_ACPI_IVRS
Felix Held62ef88f2020-12-08 23:18:19 +010036 select SOC_AMD_COMMON_BLOCK_AOAC
Felix Held9a6bc072021-03-05 00:14:08 +010037 select SOC_AMD_COMMON_BLOCK_APOB
Fred Reitbergerf78e8442022-10-27 13:58:58 -040038 select SOC_AMD_COMMON_BLOCK_APOB_HASH
Felix Held07462ef2020-12-11 15:55:45 +010039 select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS
Felix Helda63f8592023-03-24 16:30:55 +010040 select SOC_AMD_COMMON_BLOCK_CPUFREQ_FAM17H_19H
Felix Heldea32c522021-02-13 01:42:44 +010041 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC
Felix Held9adc33d2023-05-31 16:08:42 +020042 select SOC_AMD_COMMON_BLOCK_DATA_FABRIC_DOMAIN
Felix Held65d73cc2022-10-13 20:58:47 +020043 select SOC_AMD_COMMON_BLOCK_EMMC
Nikolai Vyssotski0671d732021-03-11 19:12:38 -060044 select SOC_AMD_COMMON_BLOCK_GRAPHICS
Felix Held28e23532021-02-24 20:52:08 +010045 select SOC_AMD_COMMON_BLOCK_HAS_ESPI
Zheng Baob0f00ed2021-03-16 15:28:49 +080046 select SOC_AMD_COMMON_BLOCK_I2C
Felix Held556d1cc2022-02-02 22:11:52 +010047 select SOC_AMD_COMMON_BLOCK_I2C_PAD_CTRL
Raul E Rangel3acc5152021-06-09 13:36:10 -060048 select SOC_AMD_COMMON_BLOCK_IOMMU
Zheng Bao3da55692021-01-26 18:30:18 +080049 select SOC_AMD_COMMON_BLOCK_LPC
Felix Held1e1d4902021-07-14 00:05:39 +020050 select SOC_AMD_COMMON_BLOCK_MCAX
Felix Helddc2d3562020-12-02 14:38:53 +010051 select SOC_AMD_COMMON_BLOCK_NONCAR
Raul E Rangela6529e72021-02-09 14:38:36 -070052 select SOC_AMD_COMMON_BLOCK_PCI
Felix Helddc2d3562020-12-02 14:38:53 +010053 select SOC_AMD_COMMON_BLOCK_PCI_MMCONF
Raul E Rangele4f83172021-05-10 14:49:55 -060054 select SOC_AMD_COMMON_BLOCK_PCIE_GPP_DRIVER
Robert Zieba5a040d62022-10-03 14:27:16 -060055 select SOC_AMD_COMMON_BLOCK_PCIE_CLK_REQ
Karthikeyan Ramasubramanianf62bbc82021-03-30 15:19:12 -060056 select SOC_AMD_COMMON_BLOCK_PM
Martin Roth31f7a722021-03-23 14:53:58 -060057 select SOC_AMD_COMMON_BLOCK_PM_CHIPSET_STATE_SAVE
Felix Held338d6702021-01-29 23:13:56 +010058 select SOC_AMD_COMMON_BLOCK_PSP_GEN2
Martin Roth440c8232023-02-01 14:27:18 -070059 select SOC_AMD_COMMON_BLOCK_RESET
Felix Held4be064a2020-12-08 17:21:04 +010060 select SOC_AMD_COMMON_BLOCK_SMBUS
Zheng Bao02a5ddd2020-12-15 22:16:51 +080061 select SOC_AMD_COMMON_BLOCK_SMI
Felix Heldbc134812021-02-10 02:26:10 +010062 select SOC_AMD_COMMON_BLOCK_SMM
Felix Held7f3f52d2021-03-03 18:56:41 +010063 select SOC_AMD_COMMON_BLOCK_SMU
Felix Heldcdc6e822023-01-12 23:10:59 +010064 select SOC_AMD_COMMON_BLOCK_SMU_SX_ENTRY
Raul E Rangel54616622021-02-05 17:29:12 -070065 select SOC_AMD_COMMON_BLOCK_SPI
Felix Held23a398e2023-03-23 23:44:03 +010066 select SOC_AMD_COMMON_BLOCK_SVI2
Felix Held60df7ca2023-03-24 20:33:15 +010067 select SOC_AMD_COMMON_BLOCK_TSC
Felix Held8a3d4d52021-01-13 03:06:21 +010068 select SOC_AMD_COMMON_BLOCK_UART
Raul E Rangel35dc4b02021-02-12 16:04:27 -070069 select SOC_AMD_COMMON_BLOCK_UCODE
Felix Heldd5ab24c2022-08-08 22:57:31 +020070 select SOC_AMD_COMMON_FSP_CCX_CPPC_HOB
Nikolai Vyssotskicbc7c502021-04-28 18:24:28 -050071 select SOC_AMD_COMMON_FSP_DMI_TABLES
Raul E Rangelfd7ed872021-05-04 15:42:09 -060072 select SOC_AMD_COMMON_FSP_PCI
Fred Reitberger16f55f22023-01-11 15:10:30 -050073 select SOC_AMD_COMMON_FSP_PRELOAD_FSPS
Robert Zieba6998ee02022-09-19 10:26:51 -060074 select SOC_AMD_COMMON_BLOCK_XHCI
Felix Heldcc975c52021-01-23 00:18:08 +010075 select SSE2
Felix Held8d0a6092021-01-14 01:40:50 +010076 select UDK_2017_BINDING
Martin Rothbcb610a2022-10-29 13:31:54 -060077 select USE_DDR4
78 select USE_LPDDR4
Subrata Banik34f26b22022-02-10 12:38:02 +053079 select USE_FSP_NOTIFY_PHASE_POST_PCI_ENUM
80 select USE_FSP_NOTIFY_PHASE_READY_TO_BOOT
81 select USE_FSP_NOTIFY_PHASE_END_OF_FIRMWARE
Karthikeyan Ramasubramanianbef5c402021-11-18 12:28:31 -070082 select VBOOT_DEFINE_WIDEVINE_COUNTERS if VBOOT_STARTS_BEFORE_BOOTBLOCK
Felix Heldf09221c2021-01-22 23:50:54 +010083 select X86_AMD_FIXED_MTRRS
Subrata Banik9f91ced2021-07-28 15:38:32 +053084 select X86_INIT_NEED_1_SIPI
Elyes Haouas3cd06cc2023-01-05 07:42:24 +010085 help
86 AMD Cezanne support
87
88if SOC_AMD_CEZANNE
Felix Helddc2d3562020-12-02 14:38:53 +010089
Furquan Shaikh696f4ea2021-01-08 11:48:52 -080090config CHIPSET_DEVICETREE
91 string
92 default "soc/amd/cezanne/chipset.cb"
93
Felix Held44e4bf22021-08-27 23:32:56 +020094config FSP_M_FILE
95 string "FSP-M (memory init) binary path and filename"
96 depends on ADD_FSP_BINARIES
97 default "3rdparty/amd_blobs/cezanne/CEZANNE_M.fd"
98 help
99 The path and filename of the FSP-M binary for this platform.
100
101config FSP_S_FILE
102 string "FSP-S (silicon init) binary path and filename"
103 depends on ADD_FSP_BINARIES
104 default "3rdparty/amd_blobs/cezanne/CEZANNE_S.fd"
105 help
106 The path and filename of the FSP-S binary for this platform.
107
Felix Helddc2d3562020-12-02 14:38:53 +0100108config EARLY_RESERVED_DRAM_BASE
109 hex
110 default 0x2000000
111 help
112 This variable defines the base address of the DRAM which is reserved
113 for usage by coreboot in early stages (i.e. before ramstage is up).
114 This memory gets reserved in BIOS tables to ensure that the OS does
115 not use it, thus preventing corruption of OS memory in case of S3
116 resume.
117
118config EARLYRAM_BSP_STACK_SIZE
119 hex
120 default 0x1000
121
122config PSP_APOB_DRAM_ADDRESS
123 hex
124 default 0x2001000
125 help
126 Location in DRAM where the PSP will copy the AGESA PSP Output
127 Block.
128
Fred Reitberger475e2822022-07-14 11:06:30 -0400129config PSP_APOB_DRAM_SIZE
130 hex
131 default 0x10000
132
Kangheui Won66c5f252021-04-20 17:30:29 +1000133config PSP_SHAREDMEM_BASE
134 hex
135 default 0x2011000 if VBOOT
136 default 0x0
137 help
138 This variable defines the base address in DRAM memory where PSP copies
139 the vboot workbuf. This is used in the linker script to have a static
140 allocation for the buffer as well as for adding relevant entries in
141 the BIOS directory table for the PSP.
142
143config PSP_SHAREDMEM_SIZE
144 hex
145 default 0x8000 if VBOOT
146 default 0x0
147 help
148 Sets the maximum size for the PSP to pass the vboot workbuf and
149 any logs or timestamps back to coreboot. This will be copied
150 into main memory by the PSP and will be available when the x86 is
151 started. The workbuf's base depends on the address of the reset
152 vector.
153
Raul E Rangel86302a82022-01-18 15:29:54 -0700154config PRE_X86_CBMEM_CONSOLE_SIZE
155 hex
156 default 0x1600
157 help
158 Size of the CBMEM console used in PSP verstage.
159
Felix Helddc2d3562020-12-02 14:38:53 +0100160config PRERAM_CBMEM_CONSOLE_SIZE
161 hex
Raul E Rangel9d93b162022-01-13 13:43:57 -0700162 default 0x2000
Felix Helddc2d3562020-12-02 14:38:53 +0100163 help
164 Increase this value if preram cbmem console is getting truncated
165
Kangheui Won4020aa72021-05-20 09:56:39 +1000166config CBFS_MCACHE_SIZE
167 hex
168 default 0x2000 if VBOOT_STARTS_BEFORE_BOOTBLOCK
169
Felix Helddc2d3562020-12-02 14:38:53 +0100170config C_ENV_BOOTBLOCK_SIZE
171 hex
172 default 0x10000
173 help
174 Sets the size of the bootblock stage that should be loaded in DRAM.
175 This variable controls the DRAM allocation size in linker script
176 for bootblock stage.
177
Felix Helddc2d3562020-12-02 14:38:53 +0100178config ROMSTAGE_ADDR
179 hex
180 default 0x2040000
181 help
182 Sets the address in DRAM where romstage should be loaded.
183
184config ROMSTAGE_SIZE
185 hex
186 default 0x80000
187 help
188 Sets the size of DRAM allocation for romstage in linker script.
189
190config FSP_M_ADDR
191 hex
192 default 0x20C0000
193 help
194 Sets the address in DRAM where FSP-M should be loaded. cbfstool
195 performs relocation of FSP-M to this address.
196
197config FSP_M_SIZE
198 hex
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600199 default 0xC0000
Felix Helddc2d3562020-12-02 14:38:53 +0100200 help
201 Sets the size of DRAM allocation for FSP-M in linker script.
202
Felix Held8d0a6092021-01-14 01:40:50 +0100203config FSP_TEMP_RAM_SIZE
204 hex
205 default 0x40000
206 help
207 The amount of coreboot-allocated heap and stack usage by the FSP.
208
Raul E Rangel72616b32021-02-05 16:48:42 -0700209config VERSTAGE_ADDR
210 hex
211 depends on VBOOT_SEPARATE_VERSTAGE
Karthikeyan Ramasubramanianc2310a12021-08-31 12:39:47 -0600212 default 0x2180000
Raul E Rangel72616b32021-02-05 16:48:42 -0700213 help
214 Sets the address in DRAM where verstage should be loaded if running
215 as a separate stage on x86.
216
217config VERSTAGE_SIZE
218 hex
219 depends on VBOOT_SEPARATE_VERSTAGE
220 default 0x80000
221 help
222 Sets the size of DRAM allocation for verstage in linker script if
223 running as a separate stage on x86.
224
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600225config ASYNC_FILE_LOADING
226 bool "Loads files from SPI asynchronously"
227 select COOP_MULTITASKING
228 select SOC_AMD_COMMON_BLOCK_LPC_SPI_DMA
Raul E Rangeldcd81142021-11-02 11:51:48 -0600229 select CBFS_PRELOAD
Raul E Rangel61c9cd92021-11-02 11:51:48 -0600230 help
231 When enabled, the platform will use the LPC SPI DMA controller to
232 asynchronously load contents from the SPI ROM. This will improve
233 boot time because the CPUs can be performing useful work while the
234 SPI contents are being preloaded.
235
Raul E Rangeldcd81142021-11-02 11:51:48 -0600236config CBFS_CACHE_SIZE
237 hex
238 default 0x40000 if CBFS_PRELOAD
239
Raul E Rangel72616b32021-02-05 16:48:42 -0700240config RO_REGION_ONLY
241 string
242 depends on VBOOT_SLOTS_RW_AB || VBOOT_SLOTS_RW_A
243 default "apu/amdfw"
244
Shelley Chen4e9bb332021-10-20 15:43:45 -0700245config ECAM_MMCONF_BASE_ADDRESS
Felix Helddc2d3562020-12-02 14:38:53 +0100246 default 0xF8000000
247
Shelley Chen4e9bb332021-10-20 15:43:45 -0700248config ECAM_MMCONF_BUS_NUMBER
Felix Helddc2d3562020-12-02 14:38:53 +0100249 default 64
250
Felix Held88615622021-01-19 23:51:45 +0100251config MAX_CPUS
252 int
253 default 16
Felix Heldb77387f2021-04-23 22:16:04 +0200254 help
255 Maximum number of threads the platform can have.
Felix Held88615622021-01-19 23:51:45 +0100256
Felix Held30abfe52023-02-14 22:39:29 +0100257config VGA_BIOS_ID
258 string
259 default "1002,1638"
260 help
261 The default VGA BIOS PCI vendor/device ID should be set to the
262 result of the map_oprom_vendev() function in grapthics.c.
263
264config VGA_BIOS_FILE
265 string
266 default "3rdparty/amd_blobs/cezanne/CezanneGenericVbios.bin"
267
Felix Held8a3d4d52021-01-13 03:06:21 +0100268config CONSOLE_UART_BASE_ADDRESS
269 depends on CONSOLE_SERIAL && AMD_SOC_CONSOLE_UART
270 hex
271 default 0xfedc9000 if UART_FOR_CONSOLE = 0
272 default 0xfedca000 if UART_FOR_CONSOLE = 1
273
Felix Heldee2a3652021-02-09 23:43:17 +0100274config SMM_TSEG_SIZE
275 hex
Felix Helde22eef72021-02-10 22:22:07 +0100276 default 0x800000 if HAVE_SMI_HANDLER
Felix Heldee2a3652021-02-09 23:43:17 +0100277 default 0x0
278
279config SMM_RESERVED_SIZE
280 hex
281 default 0x180000
282
283config SMM_MODULE_STACK_SIZE
284 hex
285 default 0x800
286
Felix Held90b07012021-04-15 20:23:56 +0200287config ACPI_BERT
288 bool "Build ACPI BERT Table"
289 default y
290 depends on HAVE_ACPI_TABLES
291 help
292 Report Machine Check errors identified in POST to the OS in an
293 ACPI Boot Error Record Table.
294
295config ACPI_BERT_SIZE
296 hex
297 default 0x4000 if ACPI_BERT
298 default 0x0
299 help
300 Specify the amount of DRAM reserved for gathering the data used to
301 generate the ACPI table.
302
Zheng Bao7b13e4e2021-03-16 16:13:56 +0800303config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
304 int
305 default 150
306
Raul E Rangel95b3dc32021-03-24 16:53:37 -0600307config DISABLE_SPI_FLASH_ROM_SHARING
308 def_bool n
309 help
310 Instruct the chipset to not honor the EGPIO67_SPI_ROM_REQ pin
311 which indicates a board level ROM transaction request. This
312 removes arbitration with board and assumes the chipset controls
313 the SPI flash bus entirely.
314
Felix Held27b295b2021-03-25 01:20:41 +0100315config DISABLE_KEYBOARD_RESET_PIN
316 bool
317 help
318 Instruct the SoC to not use the state of GPIO_129 as keyboard reset
319 signal. When this pin is used as GPIO and the keyboard reset
320 functionality isn't disabled, configuring it as an output and driving
321 it as 0 will cause a reset.
322
Zheng Baof51738d2021-01-20 16:43:52 +0800323menu "PSP Configuration Options"
324
325config AMD_FWM_POSITION_INDEX
326 int "Firmware Directory Table location (0 to 5)"
327 range 0 5
328 default 0 if BOARD_ROMSIZE_KB_512
329 default 1 if BOARD_ROMSIZE_KB_1024
330 default 2 if BOARD_ROMSIZE_KB_2048
331 default 3 if BOARD_ROMSIZE_KB_4096
332 default 4 if BOARD_ROMSIZE_KB_8192
333 default 5 if BOARD_ROMSIZE_KB_16384
334 help
335 Typically this is calculated by the ROM size, but there may
336 be situations where you want to put the firmware directory
337 table in a different location.
338 0: 512 KB - 0xFFFA0000
339 1: 1 MB - 0xFFF20000
340 2: 2 MB - 0xFFE20000
341 3: 4 MB - 0xFFC20000
342 4: 8 MB - 0xFF820000
343 5: 16 MB - 0xFF020000
344
345comment "AMD Firmware Directory Table set to location for 512KB ROM"
346 depends on AMD_FWM_POSITION_INDEX = 0
347comment "AMD Firmware Directory Table set to location for 1MB ROM"
348 depends on AMD_FWM_POSITION_INDEX = 1
349comment "AMD Firmware Directory Table set to location for 2MB ROM"
350 depends on AMD_FWM_POSITION_INDEX = 2
351comment "AMD Firmware Directory Table set to location for 4MB ROM"
352 depends on AMD_FWM_POSITION_INDEX = 3
353comment "AMD Firmware Directory Table set to location for 8MB ROM"
354 depends on AMD_FWM_POSITION_INDEX = 4
355comment "AMD Firmware Directory Table set to location for 16MB ROM"
356 depends on AMD_FWM_POSITION_INDEX = 5
357
358config AMDFW_CONFIG_FILE
359 string
360 default "src/soc/amd/cezanne/fw.cfg"
361
Rob Barnese09b6812021-04-15 17:21:19 -0600362config PSP_DISABLE_POSTCODES
363 bool "Disable PSP post codes"
364 help
365 Disables the output of port80 post codes from PSP.
366
Karthikeyan Ramasubramanian1a24d842022-03-16 16:27:49 -0600367config PSP_POSTCODES_ON_ESPI
368 bool "Use eSPI bus for PSP post codes"
369 depends on !PSP_DISABLE_POSTCODES
370 default y
371 help
372 Select to send PSP port80 post codes on eSPI bus.
373 If not selected, PSP port80 codes will be sent on LPC bus.
374
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700375config PSP_INIT_ESPI
376 bool "Initialize eSPI in PSP Stage 2 Boot Loader"
Rob Barnese09b6812021-04-15 17:21:19 -0600377 help
Raul E Rangelfa4d0512022-02-01 11:12:33 -0700378 Select to initialize the eSPI controller in the PSP Stage 2 Boot
379 Loader.
Rob Barnese09b6812021-04-15 17:21:19 -0600380
Zheng Baof51738d2021-01-20 16:43:52 +0800381config PSP_LOAD_MP2_FW
382 bool
383 default n
384 help
385 Include the MP2 firmwares and configuration into the PSP build.
386
387 If unsure, answer 'n'
388
Zheng Baof51738d2021-01-20 16:43:52 +0800389config PSP_UNLOCK_SECURE_DEBUG
390 bool "Unlock secure debug"
391 default y
392 help
393 Select this item to enable secure debug options in PSP.
394
Raul E Rangel97b8b172021-02-24 16:59:32 -0700395config HAVE_PSP_WHITELIST_FILE
396 bool "Include a debug whitelist file in PSP build"
397 default n
398 help
399 Support secured unlock prior to reset using a whitelisted
400 serial number. This feature requires a signed whitelist image
401 and bootloader from AMD.
402
403 If unsure, answer 'n'
404
405config PSP_WHITELIST_FILE
406 string "Debug whitelist file path"
407 depends on HAVE_PSP_WHITELIST_FILE
408 default "3rdparty/amd_blobs/cezanne/PSP/wtl-czn.sbin"
409
Zheng Baoc5b912f72022-02-11 11:53:32 +0800410config HAVE_SPL_FILE
411 bool "Have a mainboard specific SPL table file"
412 default n
413 help
414 Have a mainboard specific SPL table file, which is created by AMD
415 and put to 3rdparty/blobs.
416
417 If unsure, answer 'n'
418
419config SPL_TABLE_FILE
420 string "SPL table file"
421 depends on HAVE_SPL_FILE
422 default "3rdparty/amd_blobs/cezanne/PSP/TypeId0x55_SplTableBl_CZN.sbin"
423
Martin Rothfdad5ad2021-04-16 11:36:01 -0600424config PSP_SOFTFUSE_BITS
425 string "PSP Soft Fuse bits to enable"
426 default "28 6"
427 help
428 Space separated list of Soft Fuse bits to enable.
429 Bit 0: Enable secure debug (Set by PSP_UNLOCK_SECURE_DEBUG)
430 Bit 7: Disable PSP postcodes on Renoir and newer chips only
431 (Set by PSP_DISABLE_PORT80)
432 Bit 15: PSP post code destination: 0=LPC 1=eSPI
433 (Set by PSP_INITIALIZE_ESPI)
434 Bit 29: Disable MP2 firmware loading (Set by PSP_LOAD_MP2_FW)
435
436 See #55758 (NDA) for additional bit definitions.
437
Kangheui Won66c5f252021-04-20 17:30:29 +1000438config PSP_VERSTAGE_FILE
439 string "Specify the PSP_verstage file path"
440 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
Raul E Rangel21c70b12021-07-16 14:36:01 -0600441 default "\$(obj)/psp_verstage.bin"
Kangheui Won66c5f252021-04-20 17:30:29 +1000442 help
443 Add psp_verstage file to the build & PSP Directory Table
444
445config PSP_VERSTAGE_SIGNING_TOKEN
446 string "Specify the PSP_verstage Signature Token file path"
447 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
448 default ""
449 help
450 Add psp_verstage signature token to the build & PSP Directory Table
451
Zheng Baof51738d2021-01-20 16:43:52 +0800452endmenu
453
Raul E Rangel06d1e4d2021-04-09 14:42:06 -0600454config VBOOT
455 select VBOOT_VBNV_CMOS
456 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
457
Kangheui Won66c5f252021-04-20 17:30:29 +1000458config VBOOT_STARTS_BEFORE_BOOTBLOCK
459 def_bool n
460 depends on VBOOT
461 select ARCH_VERSTAGE_ARMV7
462 help
463 Runs verstage on the PSP. Only available on
Jon Murphyc4e90452022-06-28 10:36:23 -0600464 certain ChromeOS branded parts from AMD.
Kangheui Won66c5f252021-04-20 17:30:29 +1000465
466config VBOOT_HASH_BLOCK_SIZE
467 hex
468 default 0x9000
469 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
470 help
471 Because the bulk of the time in psp_verstage to hash the RO cbfs is
472 spent in the overhead of doing svc calls, increasing the hash block
473 size significantly cuts the verstage hashing time as seen below.
474
475 4k takes 180ms
476 16k takes 44ms
477 32k takes 33.7ms
478 36k takes 32.5ms
479 There's actually still room for an even bigger stack, but we've
480 reached a point of diminishing returns.
481
482config CMOS_RECOVERY_BYTE
483 hex
484 default 0x51
485 depends on VBOOT_STARTS_BEFORE_BOOTBLOCK
486 help
487 If the workbuf is not passed from the PSP to coreboot, set the
488 recovery flag and reboot. The PSP will read this byte, mark the
489 recovery request in VBNV, and reset the system into recovery mode.
490
491 This is the byte before the default first byte used by VBNV
492 (0x26 + 0x0E - 1)
493
Matt DeVillierf9fea862022-10-04 16:41:28 -0500494if VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000495
496config RWA_REGION_ONLY
497 string
498 default "apu/amdfw_a"
499 help
500 Add a space-delimited list of filenames that should only be in the
501 RW-A section.
502
Matt DeVillierf9fea862022-10-04 16:41:28 -0500503endif # VBOOT_SLOTS_RW_A && VBOOT_STARTS_BEFORE_BOOTBLOCK
504
505if VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
506
Kangheui Won1b2eeb12021-05-06 13:09:12 +1000507config RWB_REGION_ONLY
508 string
509 default "apu/amdfw_b"
510 help
511 Add a space-delimited list of filenames that should only be in the
512 RW-B section.
513
514endif # VBOOT_SLOTS_RW_AB && VBOOT_STARTS_BEFORE_BOOTBLOCK
515
Felix Helddc2d3562020-12-02 14:38:53 +0100516endif # SOC_AMD_CEZANNE