blob: 1fa7d2fa5fbe8fcc16cbf01fc4e4c1157977ff14 [file] [log] [blame]
Duncan Laurie9db8c252020-05-10 11:16:45 -07001fw_config
Nick Vaccaro2cc06002020-06-18 12:19:08 -07002 field DB_USB 0 3
3 option USB_ABSENT 0
4 option USB4_GEN2 1
5 option USB3_ACTIVE 2
6 option USB4_GEN3 3
7 option USB3_PASSIVE 4
8 option USB3_NO_A 5
Duncan Laurie5abf0402020-10-28 15:14:27 -07009 option USB3_NO_C 6
Duncan Laurie9db8c252020-05-10 11:16:45 -070010 end
Kevin Chang4f4eba92021-04-19 14:23:18 +080011 field THERMAL 4 7
12 option FAN_TABLE_0 0
13 option FAN_TABLE_1 1
14 end
Duncan Laurie9db8c252020-05-10 11:16:45 -070015 field AUDIO 8 10
16 option NONE 0
17 option MAX98357_ALC5682I_I2S 1
18 option MAX98373_ALC5682I_I2S 2
19 option MAX98373_ALC5682_SNDW 3
Frank Wu362bcee2020-08-19 09:56:43 +080020 option MAX98373_ALC5682I_I2S_UP4 4
Wisley Chen35010ef2020-11-06 17:16:59 +080021 option MAX98360_ALC5682I_I2S 5
Stanley Wu64f7bdf2020-10-30 12:01:20 +080022 option RT1011_ALC5682I_I2S 6
Duncan Laurie9db8c252020-05-10 11:16:45 -070023 end
24 field TABLETMODE 11
Nick Vaccaro2cc06002020-06-18 12:19:08 -070025 option TABLETMODE_DISABLED 0
26 option TABLETMODE_ENABLED 1
Duncan Laurie9db8c252020-05-10 11:16:45 -070027 end
Nick Vaccaro2cc06002020-06-18 12:19:08 -070028 field DB_LTE 12 13
29 option LTE_ABSENT 0
30 option LTE_PRESENT 1
31 end
Duncan Laurie14efbb42020-09-08 20:35:06 +000032 field KB_BL 14
33 option KB_BL_ABSENT 0
34 option KB_BL_PRESENT 1
35 end
36 field NUMPAD 15
37 option NUMPAD_ABSENT 0
38 option NUMPAD_PRESENT 1
39 end
Nick Vaccaro2cc06002020-06-18 12:19:08 -070040 field DB_SD 16 19
41 option SD_ABSENT 0
42 option SD_GL9755S 1
43 option SD_RTS5261 2
Zhuohao Leeb3b4ccf2020-11-23 11:41:25 +080044 option SD_RTS5227S 3
Duncan Laurie912d9ec2020-11-30 10:09:42 -080045 option SD_GL9750 4
Zhuohao Leeb3b4ccf2020-11-23 11:41:25 +080046 option SD_OZ711LV2LN 5
Duncan Laurie9db8c252020-05-10 11:16:45 -070047 end
Duncan Lauriebd049952020-11-11 13:01:27 -080048 field KB_LAYOUT 20 21
49 option KB_LAYOUT_DEFAULT 0
50 option KB_LAYOUT_1 1
51 end
Duncan Laurie89bbe142020-11-30 10:12:56 -080052 field BOOT_DEVICE_EMMC 22
53 option BOOT_EMMC_DISABLED 0
54 option BOOT_EMMC_ENABLED 1
55 end
56 field BOOT_DEVICE_NVME 23
57 option BOOT_NVME_DISABLED 0
58 option BOOT_NVME_ENABLED 1
59 end
60 field BOOT_DEVICE_SATA 24
61 option BOOT_SATA_DISABLED 0
62 option BOOT_SATA_ENABLED 1
63 end
Zhuohao Lee275440e2021-01-19 13:06:18 +080064 field TOUCHPAD 25
65 option REGULAR_TOUCHPAD 0
66 option NUMPAD_TOUCHPAD 1
67 end
Kevin Chang1c02f6f2021-03-10 09:22:09 +080068 field WIFI_SAR_ID 26 27
69 option WIFI_SAR_ID_0 0
70 option WIFI_SAR_ID_1 1
71 option WIFI_SAR_ID_2 2
72 option WIFI_SAR_ID_3 3
73 end
Kevin Changc48cf112021-04-07 15:18:25 +080074 field OLED_SCREEN 28
75 option OLED_NOT_PRESENT 0
76 option OLED_PRESENT 1
77 end
Duncan Laurie9db8c252020-05-10 11:16:45 -070078end
79
Nick Vaccarof9781912020-01-28 18:43:28 -080080chip soc/intel/tigerlake
81
Nick Vaccarof9781912020-01-28 18:43:28 -080082 # GPE configuration
83 # Note that GPE events called out in ASL code rely on this
84 # route. i.e. If this route changes then the affected GPE
85 # offset bits also need to be changed.
86 register "pmc_gpe0_dw0" = "GPP_C"
87 register "pmc_gpe0_dw1" = "GPP_D"
88 register "pmc_gpe0_dw2" = "GPP_E"
89
Jamie Ryu154625b2020-06-12 02:59:26 -070090 # Enable heci communication
91 register "HeciEnabled" = "1"
92
Nick Vaccarof9781912020-01-28 18:43:28 -080093 # FSP configuration
Shreesh Chhabbi37086872020-06-17 12:40:42 -070094 register "SaGv" = "SaGv_Enabled"
Nick Vaccarof9781912020-01-28 18:43:28 -080095
96 register "usb2_ports[0]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port A0
97 register "usb2_ports[1]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port A1
98 register "usb2_ports[2]" = "USB2_PORT_MID(OC_SKIP)" # M.2 WWAN
99 register "usb2_ports[3]" = "USB2_PORT_MID(OC_SKIP)" # Type-A / Type-C Cl
100 register "usb2_ports[4]" = "USB2_PORT_MID(OC_SKIP)" # M.2 Camera
Nick Vaccarof9781912020-01-28 18:43:28 -0800101 register "usb2_ports[8]" = "USB2_PORT_MID(OC_SKIP)" # Type-A / Type-C Co
102 register "usb2_ports[9]" = "USB2_PORT_MID(OC_SKIP)" # M.2 Bluetooth
103
104 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC1)" # USB3/2 Type A port A0
105 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC2)" # USB3/2 Type A port A1
106 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC_SKIP)" # M.2 WWAN
107 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC_SKIP)" # M.2 Camera
108
Nick Vaccaro97b608f2021-05-11 16:41:37 -0700109 register "tcss_ports[0]" = "TCSS_PORT_DEFAULT(OC3)"
110 register "tcss_ports[1]" = "TCSS_PORT_DEFAULT(OC0)"
111
Nick Vaccarof9781912020-01-28 18:43:28 -0800112 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
113 register "gen1_dec" = "0x00fc0801"
114 register "gen2_dec" = "0x000c0201"
115 # EC memory map range is 0x900-0x9ff
116 register "gen3_dec" = "0x00fc0901"
117
118 # Enable NVMe PCIE 9 using clk 0
119 register "PcieRpEnable[8]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -0700120 register "PcieRpLtrEnable[8]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -0800121 register "PcieClkSrcUsage[0]" = "8"
122 register "PcieClkSrcClkReq[0]" = "0"
Michael Niewöhner45b60802022-01-08 20:47:11 +0100123 register "PcieRpSlotImplemented[8]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -0800124
Venkata Krishna Nimmagaddac34bb382020-01-15 10:13:26 -0800125 # Enable Optane PCIE 11 using clk 0
126 register "PcieRpEnable[10]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -0700127 register "PcieRpLtrEnable[10]" = "1"
Shaunak Sahab27b0fd2020-09-22 23:09:24 -0700128 register "HybridStorageMode" = "0"
Michael Niewöhner45b60802022-01-08 20:47:11 +0100129 register "PcieRpSlotImplemented[10]" = "1"
Venkata Krishna Nimmagaddac34bb382020-01-15 10:13:26 -0800130
Nick Vaccarof9781912020-01-28 18:43:28 -0800131 # Enable SD Card PCIE 8 using clk 3
132 register "PcieRpEnable[7]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -0700133 register "PcieRpLtrEnable[7]" = "1"
nick_xr_chenf446b812020-06-30 09:34:33 +0800134 register "PcieRpHotPlug[7]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -0800135 register "PcieClkSrcUsage[3]" = "7"
136 register "PcieClkSrcClkReq[3]" = "3"
137
138 # Enable WLAN PCIE 7 using clk 1
139 register "PcieRpEnable[6]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -0700140 register "PcieRpLtrEnable[6]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -0800141 register "PcieClkSrcUsage[1]" = "6"
142 register "PcieClkSrcClkReq[1]" = "1"
Michael Niewöhner45b60802022-01-08 20:47:11 +0100143 register "PcieRpSlotImplemented[6]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -0800144
Nick Vaccarof9781912020-01-28 18:43:28 -0800145 # Mark SRCCLKREQ pins as unused that are routed for a Non-Clkreq functionality
David Wu7d1a1372020-10-21 10:42:25 +0800146 register "PcieClkSrcUsage[2]" = "PCIE_CLK_NOTUSED"
147 register "PcieClkSrcUsage[4]" = "PCIE_CLK_NOTUSED"
148 register "PcieClkSrcUsage[5]" = "PCIE_CLK_NOTUSED"
149 register "PcieClkSrcUsage[6]" = "PCIE_CLK_NOTUSED"
Nick Vaccarof9781912020-01-28 18:43:28 -0800150
151 # Enable SATA
Nick Vaccarof9781912020-01-28 18:43:28 -0800152 register "SataSalpSupport" = "1"
153 register "SataPortsEnable[0]" = "0"
154 register "SataPortsEnable[1]" = "1"
155 register "SataPortsDevSlp[0]" = "0"
Wonkyu Kimb8bfe142020-04-21 17:07:57 -0700156 register "SataPortsDevSlp[1]" = "1"
Shaunak Saha60e6f6e2020-06-15 23:59:52 -0700157 register "SataPortsEnableDitoConfig[1]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -0800158
159 register "SerialIoI2cMode" = "{
160 [PchSerialIoIndexI2C0] = PchSerialIoPci,
161 [PchSerialIoIndexI2C1] = PchSerialIoPci,
162 [PchSerialIoIndexI2C2] = PchSerialIoPci,
163 [PchSerialIoIndexI2C3] = PchSerialIoPci,
164 [PchSerialIoIndexI2C4] = PchSerialIoDisabled,
165 [PchSerialIoIndexI2C5] = PchSerialIoPci,
166 }"
167
168 register "SerialIoGSpiMode" = "{
169 [PchSerialIoIndexGSPI0] = PchSerialIoPci,
170 [PchSerialIoIndexGSPI1] = PchSerialIoPci,
171 [PchSerialIoIndexGSPI2] = PchSerialIoDisabled,
172 [PchSerialIoIndexGSPI3] = PchSerialIoDisabled,
173 }"
174
175 register "SerialIoGSpiCsMode" = "{
176 [PchSerialIoIndexGSPI0] = 1,
177 [PchSerialIoIndexGSPI1] = 1,
178 [PchSerialIoIndexGSPI2] = 0,
179 [PchSerialIoIndexGSPI3] = 0,
180 }"
181
182 register "SerialIoGSpiCsState" = "{
Caveh Jalali85e4c432020-09-12 03:05:48 -0700183 [PchSerialIoIndexGSPI0] = 1,
184 [PchSerialIoIndexGSPI1] = 1,
Nick Vaccarof9781912020-01-28 18:43:28 -0800185 [PchSerialIoIndexGSPI2] = 0,
186 [PchSerialIoIndexGSPI3] = 0,
187 }"
188
189 register "SerialIoUartMode" = "{
190 [PchSerialIoIndexUART0] = PchSerialIoPci,
191 [PchSerialIoIndexUART1] = PchSerialIoDisabled,
192 [PchSerialIoIndexUART2] = PchSerialIoDisabled,
193 }"
194
Jamie Ryu80535952020-08-18 19:10:43 -0700195 # Set the minimum assertion width
196 # PchPmSlpS3MinAssert:
197 # - 1: 60us
198 # - 2: 1ms
199 # - 3: 50ms
200 # - 4: 2s
201 register "PchPmSlpS3MinAssert" = "3" # 50ms
202 # PchPmSlpS4MinAssert:
203 # - 1 = 1s
204 # - 2 = 2s
205 # - 3 = 3s
206 # - 4 = 4s
207 register "PchPmSlpS4MinAssert" = "1" # 1s
208 # PchPmSlpSusMinAssert:
209 # - 1 = 0ms
210 # - 2 = 500ms
211 # - 3 = 1s
212 # - 4 = 4s
213 register "PchPmSlpSusMinAssert" = "3" # 1s
214 # PchPmSlpAMinAssert
215 # - 1 = 0ms
216 # - 2 = 4s
217 # - 3 = 98ms
218 # - 4 = 2s
219 register "PchPmSlpAMinAssert" = "3" # 98ms
220
221 # NOTE: Duration programmed in the below register should never be smaller than the
222 # stretch duration programmed in the following registers -
223 # - GEN_PMCON_A.SLP_S3_MIN_ASST_WDTH (PchPmSlpS3MinAssert)
224 # - GEN_PMCON_A.S4MAW (PchPmSlpS4MinAssert)
225 # - PM_CFG.SLP_A_MIN_ASST_WDTH (PchPmSlpAMinAssert)
226 # - PM_CFG.SLP_LAN_MIN_ASST_WDTH
227 register "PchPmPwrCycDur" = "1" # 1s
228
Srinidhi N Kaushik22d5b072020-03-06 10:47:17 -0800229 # HD Audio
230 register "PchHdaDspEnable" = "1"
231 register "PchHdaAudioLinkHdaEnable" = "0"
Duncan Laurie4dffa9c2020-05-10 11:20:20 -0700232 register "PchHdaAudioLinkDmicEnable[0]" = "0"
233 register "PchHdaAudioLinkDmicEnable[1]" = "0"
234 register "PchHdaAudioLinkSspEnable[0]" = "0"
235 register "PchHdaAudioLinkSspEnable[1]" = "0"
236 register "PchHdaAudioLinkSndwEnable[0]" = "0"
237 register "PchHdaAudioLinkSndwEnable[1]" = "0"
Srinidhi N Kaushik22d5b072020-03-06 10:47:17 -0800238
Brandon Breitenstein01ec7132020-03-06 10:51:30 -0800239 # TCSS USB3
Brandon Breitenstein40b53582020-12-21 14:57:50 -0800240 register "UsbTcPortEn" = "0x3"
Brandon Breitenstein01ec7132020-03-06 10:51:30 -0800241 register "TcssXhciEn" = "1"
Brandon Breitenstein1df3b702020-08-10 15:02:41 -0700242 register "TcssAuxOri" = "0"
Brandon Breitensteinb7911c82020-04-06 15:34:19 -0700243
Nick Vaccarof9781912020-01-28 18:43:28 -0800244 # DP port
245 register "DdiPortAConfig" = "1" # eDP
246 register "DdiPortBConfig" = "0"
247
248 register "DdiPortAHpd" = "1"
249 register "DdiPortBHpd" = "1"
250 register "DdiPortCHpd" = "0"
251 register "DdiPort1Hpd" = "1"
252 register "DdiPort2Hpd" = "1"
253 register "DdiPort3Hpd" = "0"
254 register "DdiPort4Hpd" = "0"
255
256 register "DdiPortADdc" = "0"
257 register "DdiPortBDdc" = "1"
258 register "DdiPortCDdc" = "0"
259 register "DdiPort1Ddc" = "0"
260 register "DdiPort2Ddc" = "0"
261 register "DdiPort3Ddc" = "0"
262 register "DdiPort4Ddc" = "0"
263
Nick Vaccarof9781912020-01-28 18:43:28 -0800264 # Enable S0ix
265 register "s0ix_enable" = "1"
266
Sumeet R Pawnikar7d6bc602020-05-08 19:22:07 +0530267 # Enable DPTF
268 register "dptf_enable" = "1"
269
Shreesh Chhabbi3c6ad8d2021-02-04 13:16:24 -0800270 # Enable External Bypass
271 register "external_bypass" = "1"
272
273 # Enable External Clk Gate
274 register "external_clk_gated" = "1"
275
276 # Enable External Phy Gate
277 register "external_phy_gated" = "1"
278
Sumeet R Pawnikar1a621502020-07-20 15:44:59 +0530279 register "power_limits_config[POWER_LIMITS_U_2_CORE]" = "{
280 .tdp_pl1_override = 15,
281 .tdp_pl2_override = 38,
282 .tdp_pl4 = 71,
283 }"
Tim Wawrzynczak2dcca0f2020-06-16 10:50:47 -0600284 register "power_limits_config[POWER_LIMITS_U_4_CORE]" = "{
Sumeet R Pawnikar7d6bc602020-05-08 19:22:07 +0530285 .tdp_pl1_override = 15,
286 .tdp_pl2_override = 60,
Tim Wawrzynczak2dcca0f2020-06-16 10:50:47 -0600287 .tdp_pl4 = 105,
288 }"
Sumeet R Pawnikar1a621502020-07-20 15:44:59 +0530289 register "power_limits_config[POWER_LIMITS_Y_2_CORE]" = "{
290 .tdp_pl1_override = 9,
291 .tdp_pl2_override = 35,
292 .tdp_pl4 = 66,
293 }"
294 register "power_limits_config[POWER_LIMITS_Y_4_CORE]" = "{
295 .tdp_pl1_override = 9,
296 .tdp_pl2_override = 40,
297 .tdp_pl4 = 83,
Sumeet R Pawnikar7d6bc602020-05-08 19:22:07 +0530298 }"
299
Sumeet R Pawnikar9f9b97e2020-06-30 14:18:41 +0530300 register "tcc_offset" = "10" # TCC of 90
301
Cliff Huang2eee6c32021-02-05 14:29:27 -0800302 register "CnviBtCore" = "true"
303
Angel Pons98521c52021-03-01 21:16:49 +0100304 register "CnviBtAudioOffload" = "true"
John Zhaoc8e30972020-09-21 13:20:57 -0700305
Nick Vaccarof9781912020-01-28 18:43:28 -0800306 # Intel Common SoC Config
307 #+-------------------+---------------------------+
308 #| Field | Value |
309 #+-------------------+---------------------------+
Nick Vaccarof9781912020-01-28 18:43:28 -0800310 #| GSPI0 | cr50 TPM. Early init is |
311 #| | required to set up a BAR |
312 #| | for TPM communication |
313 #| | before memory is up |
Alex Levin3bc41cf2020-03-06 10:54:10 -0800314 #| GSPI1 | Fingerprint MCU |
Nick Vaccarof9781912020-01-28 18:43:28 -0800315 #| I2C0 | Audio |
316 #| I2C1 | Touchscreen |
317 #| I2C2 | WLAN, SAR0 |
318 #| I2C3 | Camera, SAR1 |
319 #| I2C5 | Trackpad |
320 #+-------------------+---------------------------+
321 register "common_soc_config" = "{
Nick Vaccarof9781912020-01-28 18:43:28 -0800322 .gspi[0] = {
323 .speed_mhz = 1,
324 .early_init = 1,
325 },
326 .i2c[0] = {
327 .speed = I2C_SPEED_FAST,
328 },
329 .i2c[1] = {
330 .speed = I2C_SPEED_FAST,
331 },
332 .i2c[2] = {
333 .speed = I2C_SPEED_FAST,
334 },
335 .i2c[3] = {
336 .speed = I2C_SPEED_FAST,
337 },
338 .i2c[5] = {
339 .speed = I2C_SPEED_FAST,
340 },
341 }"
342
Venkata Krishna Nimmagadda7368da32020-06-09 00:11:34 -0700343 register "ext_fivr_settings" = "{
344 .configure_ext_fivr = 1,
345 .v1p05_enable_bitmap = FIVR_ENABLE_ALL_SX,
346 .vnn_enable_bitmap = FIVR_ENABLE_ALL_SX,
347 .v1p05_supported_voltage_bitmap = FIVR_VOLTAGE_NORMAL |
348 FIVR_VOLTAGE_MIN_ACTIVE |
349 FIVR_VOLTAGE_MIN_RETENTION,
350 .vnn_supported_voltage_bitmap = FIVR_VOLTAGE_NORMAL |
351 FIVR_VOLTAGE_MIN_ACTIVE |
352 FIVR_VOLTAGE_MIN_RETENTION,
353 .v1p05_icc_max_ma = 500,
354 .vnn_sx_voltage_mv = 1250,
355 }"
356
Shaunak Saha82d51232021-02-17 23:26:43 -0800357 # Acoustic settings
358 register "AcousticNoiseMitigation" = "1"
359 register "SlowSlewRate" = "SLEW_FAST_8"
360 register "FastPkgCRampDisable" = "1"
361
Nick Vaccarof9781912020-01-28 18:43:28 -0800362 device domain 0 on
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700363 device ref igpu on end
364 device ref dptf on
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600365 # Default DPTF Policy for all Volteer boards if not overridden
366 chip drivers/intel/dptf
367 ## Active Policy
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600368 register "policies.active" = "{
369 [0] = {.target = DPTF_CPU,
370 .thresholds = {TEMP_PCT(85, 90),
371 TEMP_PCT(80, 69),
372 TEMP_PCT(75, 56),
373 TEMP_PCT(70, 46),
374 TEMP_PCT(65, 36),}},
375 [1] = {.target = DPTF_TEMP_SENSOR_0,
376 .thresholds = {TEMP_PCT(50, 90),
377 TEMP_PCT(47, 69),
378 TEMP_PCT(45, 56),
379 TEMP_PCT(42, 46),
380 TEMP_PCT(39, 36),}},
381 [2] = {.target = DPTF_TEMP_SENSOR_1,
382 .thresholds = {TEMP_PCT(50, 90),
383 TEMP_PCT(47, 69),
384 TEMP_PCT(45, 56),
385 TEMP_PCT(42, 46),
386 TEMP_PCT(39, 36),}},
387 [3] = {.target = DPTF_TEMP_SENSOR_2,
388 .thresholds = {TEMP_PCT(50, 90),
389 TEMP_PCT(47, 69),
390 TEMP_PCT(45, 56),
391 TEMP_PCT(42, 46),
392 TEMP_PCT(39, 36),}},
393 [4] = {.target = DPTF_TEMP_SENSOR_3,
394 .thresholds = {TEMP_PCT(50, 90),
395 TEMP_PCT(47, 69),
396 TEMP_PCT(45, 56),
397 TEMP_PCT(42, 46),
398 TEMP_PCT(39, 36),}}}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600399
400 ## Passive Policy
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600401 register "policies.passive" = "{
402 [0] = DPTF_PASSIVE(CPU, CPU, 95, 5000),
403 [1] = DPTF_PASSIVE(CPU, TEMP_SENSOR_1, 65, 6000),
404 [2] = DPTF_PASSIVE(CHARGER, TEMP_SENSOR_0, 65, 6000),
405 [3] = DPTF_PASSIVE(CPU, TEMP_SENSOR_2, 65, 6000),
406 [4] = DPTF_PASSIVE(CPU, TEMP_SENSOR_3, 65, 6000)}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600407
408 ## Critical Policy
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600409 register "policies.critical" = "{
410 [0] = DPTF_CRITICAL(CPU, 105, SHUTDOWN),
411 [1] = DPTF_CRITICAL(TEMP_SENSOR_0, 75, SHUTDOWN),
412 [2] = DPTF_CRITICAL(TEMP_SENSOR_1, 75, SHUTDOWN),
413 [3] = DPTF_CRITICAL(TEMP_SENSOR_2, 75, SHUTDOWN),
414 [4] = DPTF_CRITICAL(TEMP_SENSOR_3, 75, SHUTDOWN)}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600415
416 ## Power Limits Control
Sumeet R Pawnikar88352c52020-10-08 21:15:42 +0530417 # 3-15W PL1 in 200mW increments, avg over 28-32s interval
418 # PL2 ranges from 15 to 60W, avg over 28-32s interval
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600419 register "controls.power_limits" = "{
420 .pl1 = {.min_power = 3000,
421 .max_power = 15000,
422 .time_window_min = 28 * MSECS_PER_SEC,
423 .time_window_max = 32 * MSECS_PER_SEC,
424 .granularity = 200,},
Sumeet R Pawnikara97fb7f2020-12-04 11:48:24 +0530425 .pl2 = {.min_power = 60000,
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600426 .max_power = 60000,
427 .time_window_min = 28 * MSECS_PER_SEC,
428 .time_window_max = 32 * MSECS_PER_SEC,
429 .granularity = 1000,}}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600430
431 ## Charger Performance Control (Control, mA)
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600432 register "controls.charger_perf" = "{
433 [0] = { 255, 1700 },
434 [1] = { 24, 1500 },
435 [2] = { 16, 1000 },
436 [3] = { 8, 500 }}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600437
438 ## Fan Performance Control (Percent, Speed, Noise, Power)
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600439 register "controls.fan_perf" = "{
440 [0] = { 90, 6700, 220, 2200, },
441 [1] = { 80, 5800, 180, 1800, },
442 [2] = { 70, 5000, 145, 1450, },
443 [3] = { 60, 4900, 115, 1150, },
444 [4] = { 50, 3838, 90, 900, },
445 [5] = { 40, 2904, 55, 550, },
446 [6] = { 30, 2337, 30, 300, },
447 [7] = { 20, 1608, 15, 150, },
448 [8] = { 10, 800, 10, 100, },
449 [9] = { 0, 0, 0, 50, }}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600450
451 # Fan options
452 register "options.fan.fine_grained_control" = "1"
453 register "options.fan.step_size" = "2"
454
455 device generic 0 on end
456 end
457 end # DPTF 0x9A03
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700458 device ref gna on end
459 device ref north_xhci on end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700460 device ref south_xhci on end
461 device ref shared_ram on end
Furquan Shaikhedac4ef2020-10-09 08:50:14 -0700462 device ref cnvi_wifi on
463 chip drivers/wifi/generic
464 register "wake" = "GPE0_PME_B0"
465 device generic 0 on end
466 end
Srinidhi N Kaushikac7d6b42020-03-05 17:19:51 -0800467 end
Tim Wawrzynczakc8340d42020-12-09 09:40:23 -0700468 # MIPI camera devices are on I2C buses 2 and 3
469 device ref i2c2 on end
470 device ref i2c3 on end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700471 device ref heci1 on end
472 device ref sata on end
473 device ref pcie_rp1 on end
474 device ref pcie_rp7 on end
Duncan Laurie9d0fde32020-11-09 09:36:31 -0800475 device ref pcie_rp8 on
476 probe DB_SD SD_GL9755S
477 probe DB_SD SD_RTS5261
Duncan Laurie912d9ec2020-11-30 10:09:42 -0800478 probe DB_SD SD_RTS5227S
479 probe DB_SD SD_GL9750
480 probe DB_SD SD_OZ711LV2LN
Duncan Laurie9d0fde32020-11-09 09:36:31 -0800481 chip soc/intel/common/block/pcie/rtd3
482 register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_D16)"
483 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_H3)"
484 register "srcclk_pin" = "3"
485 device generic 0 on
486 probe DB_SD SD_GL9755S
Duncan Laurie912d9ec2020-11-30 10:09:42 -0800487 probe DB_SD SD_RTS5227S
488 probe DB_SD SD_GL9750
489 probe DB_SD SD_OZ711LV2LN
Duncan Laurie9d0fde32020-11-09 09:36:31 -0800490 end
491 end
492 chip soc/intel/common/block/pcie/rtd3
493 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_H3)"
494 register "srcclk_pin" = "3"
495 register "is_external" = "1"
496 device generic 1 on
497 probe DB_SD SD_RTS5261
498 end
499 end
500 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700501 device ref pcie_rp9 on end
502 device ref pcie_rp11 on end
503 device ref uart0 on end
504 device ref gspi0 on
Nick Vaccarof9781912020-01-28 18:43:28 -0800505 chip drivers/spi/acpi
506 register "hid" = "ACPI_DT_NAMESPACE_HID"
507 register "compat_string" = ""google,cr50""
508 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_C21_IRQ)"
Furquan Shaikh522174b2021-09-16 16:54:04 -0700509 device spi 0 alias spi_tpm on end
Nick Vaccarof9781912020-01-28 18:43:28 -0800510 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700511 end
512 device ref gspi1 on
Alex Levin3bc41cf2020-03-06 10:54:10 -0800513 chip drivers/spi/acpi
514 register "name" = ""CRFP""
515 register "hid" = "ACPI_DT_NAMESPACE_HID"
516 register "uid" = "1"
517 register "compat_string" = ""google,cros-ec-spi""
518 register "irq_gpio" = "ACPI_GPIO_IRQ_LEVEL_LOW_WAKE(GPP_C20)"
519 device spi 0 on end
520 end # FPMCU
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700521 end
522 device ref pch_espi on
Nick Vaccaro9a3486e2020-04-17 10:14:57 -0700523 chip ec/google/chromeec
524 device pnp 0c09.0 on end
525 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700526 end
Nick Vaccarof9781912020-01-28 18:43:28 -0800527 end
528end