blob: bbec04b18bce031ea04cfb64344647a942882409 [file] [log] [blame]
Duncan Laurie9db8c252020-05-10 11:16:45 -07001fw_config
Nick Vaccaro2cc06002020-06-18 12:19:08 -07002 field DB_USB 0 3
3 option USB_ABSENT 0
4 option USB4_GEN2 1
5 option USB3_ACTIVE 2
6 option USB4_GEN3 3
7 option USB3_PASSIVE 4
8 option USB3_NO_A 5
Duncan Laurie9db8c252020-05-10 11:16:45 -07009 end
10 field THERMAL 4 7 end
11 field AUDIO 8 10
12 option NONE 0
13 option MAX98357_ALC5682I_I2S 1
14 option MAX98373_ALC5682I_I2S 2
15 option MAX98373_ALC5682_SNDW 3
Frank Wu362bcee2020-08-19 09:56:43 +080016 option MAX98373_ALC5682I_I2S_UP4 4
Duncan Laurie9db8c252020-05-10 11:16:45 -070017 end
18 field TABLETMODE 11
Nick Vaccaro2cc06002020-06-18 12:19:08 -070019 option TABLETMODE_DISABLED 0
20 option TABLETMODE_ENABLED 1
Duncan Laurie9db8c252020-05-10 11:16:45 -070021 end
Nick Vaccaro2cc06002020-06-18 12:19:08 -070022 field DB_LTE 12 13
23 option LTE_ABSENT 0
24 option LTE_PRESENT 1
25 end
Duncan Laurie14efbb42020-09-08 20:35:06 +000026 field KB_BL 14
27 option KB_BL_ABSENT 0
28 option KB_BL_PRESENT 1
29 end
30 field NUMPAD 15
31 option NUMPAD_ABSENT 0
32 option NUMPAD_PRESENT 1
33 end
Nick Vaccaro2cc06002020-06-18 12:19:08 -070034 field DB_SD 16 19
35 option SD_ABSENT 0
36 option SD_GL9755S 1
37 option SD_RTS5261 2
Duncan Laurie9db8c252020-05-10 11:16:45 -070038 end
39end
40
Nick Vaccarof9781912020-01-28 18:43:28 -080041chip soc/intel/tigerlake
42
43 device cpu_cluster 0 on
44 device lapic 0 on end
45 end
46
47 # GPE configuration
48 # Note that GPE events called out in ASL code rely on this
49 # route. i.e. If this route changes then the affected GPE
50 # offset bits also need to be changed.
51 register "pmc_gpe0_dw0" = "GPP_C"
52 register "pmc_gpe0_dw1" = "GPP_D"
53 register "pmc_gpe0_dw2" = "GPP_E"
54
Jamie Ryu154625b2020-06-12 02:59:26 -070055 # Enable heci communication
56 register "HeciEnabled" = "1"
57
Nick Vaccarof9781912020-01-28 18:43:28 -080058 # FSP configuration
Shreesh Chhabbi37086872020-06-17 12:40:42 -070059 register "SaGv" = "SaGv_Enabled"
Nick Vaccarof9781912020-01-28 18:43:28 -080060 register "SmbusEnable" = "0"
61
62 register "usb2_ports[0]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port A0
63 register "usb2_ports[1]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port A1
64 register "usb2_ports[2]" = "USB2_PORT_MID(OC_SKIP)" # M.2 WWAN
65 register "usb2_ports[3]" = "USB2_PORT_MID(OC_SKIP)" # Type-A / Type-C Cl
66 register "usb2_ports[4]" = "USB2_PORT_MID(OC_SKIP)" # M.2 Camera
Nick Vaccarof9781912020-01-28 18:43:28 -080067 register "usb2_ports[8]" = "USB2_PORT_MID(OC_SKIP)" # Type-A / Type-C Co
68 register "usb2_ports[9]" = "USB2_PORT_MID(OC_SKIP)" # M.2 Bluetooth
69
70 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC1)" # USB3/2 Type A port A0
71 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC2)" # USB3/2 Type A port A1
72 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC_SKIP)" # M.2 WWAN
73 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC_SKIP)" # M.2 Camera
74
Nick Vaccarof9781912020-01-28 18:43:28 -080075 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
76 register "gen1_dec" = "0x00fc0801"
77 register "gen2_dec" = "0x000c0201"
78 # EC memory map range is 0x900-0x9ff
79 register "gen3_dec" = "0x00fc0901"
80
81 # Enable NVMe PCIE 9 using clk 0
82 register "PcieRpEnable[8]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -070083 register "PcieRpLtrEnable[8]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -080084 register "PcieClkSrcUsage[0]" = "8"
85 register "PcieClkSrcClkReq[0]" = "0"
86
Venkata Krishna Nimmagaddac34bb382020-01-15 10:13:26 -080087 # Enable Optane PCIE 11 using clk 0
88 register "PcieRpEnable[10]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -070089 register "PcieRpLtrEnable[10]" = "1"
Shaunak Sahab27b0fd2020-09-22 23:09:24 -070090 register "HybridStorageMode" = "0"
Venkata Krishna Nimmagaddac34bb382020-01-15 10:13:26 -080091
Nick Vaccarof9781912020-01-28 18:43:28 -080092 # Enable SD Card PCIE 8 using clk 3
93 register "PcieRpEnable[7]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -070094 register "PcieRpLtrEnable[7]" = "1"
nick_xr_chenf446b812020-06-30 09:34:33 +080095 register "PcieRpHotPlug[7]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -080096 register "PcieClkSrcUsage[3]" = "7"
97 register "PcieClkSrcClkReq[3]" = "3"
98
99 # Enable WLAN PCIE 7 using clk 1
100 register "PcieRpEnable[6]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -0700101 register "PcieRpLtrEnable[6]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -0800102 register "PcieClkSrcUsage[1]" = "6"
103 register "PcieClkSrcClkReq[1]" = "1"
104
Nick Vaccarof9781912020-01-28 18:43:28 -0800105 # Mark SRCCLKREQ pins as unused that are routed for a Non-Clkreq functionality
David Wu7d1a1372020-10-21 10:42:25 +0800106 register "PcieClkSrcUsage[2]" = "PCIE_CLK_NOTUSED"
107 register "PcieClkSrcUsage[4]" = "PCIE_CLK_NOTUSED"
108 register "PcieClkSrcUsage[5]" = "PCIE_CLK_NOTUSED"
109 register "PcieClkSrcUsage[6]" = "PCIE_CLK_NOTUSED"
Nick Vaccarof9781912020-01-28 18:43:28 -0800110
111 # Enable SATA
112 register "SataEnable" = "1"
113 register "SataMode" = "0"
114 register "SataSalpSupport" = "1"
115 register "SataPortsEnable[0]" = "0"
116 register "SataPortsEnable[1]" = "1"
117 register "SataPortsDevSlp[0]" = "0"
Wonkyu Kimb8bfe142020-04-21 17:07:57 -0700118 register "SataPortsDevSlp[1]" = "1"
Shaunak Saha60e6f6e2020-06-15 23:59:52 -0700119 register "SataPortsEnableDitoConfig[1]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -0800120
121 register "SerialIoI2cMode" = "{
122 [PchSerialIoIndexI2C0] = PchSerialIoPci,
123 [PchSerialIoIndexI2C1] = PchSerialIoPci,
124 [PchSerialIoIndexI2C2] = PchSerialIoPci,
125 [PchSerialIoIndexI2C3] = PchSerialIoPci,
126 [PchSerialIoIndexI2C4] = PchSerialIoDisabled,
127 [PchSerialIoIndexI2C5] = PchSerialIoPci,
128 }"
129
130 register "SerialIoGSpiMode" = "{
131 [PchSerialIoIndexGSPI0] = PchSerialIoPci,
132 [PchSerialIoIndexGSPI1] = PchSerialIoPci,
133 [PchSerialIoIndexGSPI2] = PchSerialIoDisabled,
134 [PchSerialIoIndexGSPI3] = PchSerialIoDisabled,
135 }"
136
137 register "SerialIoGSpiCsMode" = "{
138 [PchSerialIoIndexGSPI0] = 1,
139 [PchSerialIoIndexGSPI1] = 1,
140 [PchSerialIoIndexGSPI2] = 0,
141 [PchSerialIoIndexGSPI3] = 0,
142 }"
143
144 register "SerialIoGSpiCsState" = "{
Caveh Jalali85e4c432020-09-12 03:05:48 -0700145 [PchSerialIoIndexGSPI0] = 1,
146 [PchSerialIoIndexGSPI1] = 1,
Nick Vaccarof9781912020-01-28 18:43:28 -0800147 [PchSerialIoIndexGSPI2] = 0,
148 [PchSerialIoIndexGSPI3] = 0,
149 }"
150
151 register "SerialIoUartMode" = "{
152 [PchSerialIoIndexUART0] = PchSerialIoPci,
153 [PchSerialIoIndexUART1] = PchSerialIoDisabled,
154 [PchSerialIoIndexUART2] = PchSerialIoDisabled,
155 }"
156
Jamie Ryu80535952020-08-18 19:10:43 -0700157 # Set the minimum assertion width
158 # PchPmSlpS3MinAssert:
159 # - 1: 60us
160 # - 2: 1ms
161 # - 3: 50ms
162 # - 4: 2s
163 register "PchPmSlpS3MinAssert" = "3" # 50ms
164 # PchPmSlpS4MinAssert:
165 # - 1 = 1s
166 # - 2 = 2s
167 # - 3 = 3s
168 # - 4 = 4s
169 register "PchPmSlpS4MinAssert" = "1" # 1s
170 # PchPmSlpSusMinAssert:
171 # - 1 = 0ms
172 # - 2 = 500ms
173 # - 3 = 1s
174 # - 4 = 4s
175 register "PchPmSlpSusMinAssert" = "3" # 1s
176 # PchPmSlpAMinAssert
177 # - 1 = 0ms
178 # - 2 = 4s
179 # - 3 = 98ms
180 # - 4 = 2s
181 register "PchPmSlpAMinAssert" = "3" # 98ms
182
183 # NOTE: Duration programmed in the below register should never be smaller than the
184 # stretch duration programmed in the following registers -
185 # - GEN_PMCON_A.SLP_S3_MIN_ASST_WDTH (PchPmSlpS3MinAssert)
186 # - GEN_PMCON_A.S4MAW (PchPmSlpS4MinAssert)
187 # - PM_CFG.SLP_A_MIN_ASST_WDTH (PchPmSlpAMinAssert)
188 # - PM_CFG.SLP_LAN_MIN_ASST_WDTH
189 register "PchPmPwrCycDur" = "1" # 1s
190
Srinidhi N Kaushik22d5b072020-03-06 10:47:17 -0800191 # HD Audio
192 register "PchHdaDspEnable" = "1"
193 register "PchHdaAudioLinkHdaEnable" = "0"
Duncan Laurie4dffa9c2020-05-10 11:20:20 -0700194 register "PchHdaAudioLinkDmicEnable[0]" = "0"
195 register "PchHdaAudioLinkDmicEnable[1]" = "0"
196 register "PchHdaAudioLinkSspEnable[0]" = "0"
197 register "PchHdaAudioLinkSspEnable[1]" = "0"
198 register "PchHdaAudioLinkSndwEnable[0]" = "0"
199 register "PchHdaAudioLinkSndwEnable[1]" = "0"
Srinidhi N Kaushik22d5b072020-03-06 10:47:17 -0800200
Brandon Breitenstein01ec7132020-03-06 10:51:30 -0800201 # TCSS USB3
202 register "TcssXhciEn" = "1"
Brandon Breitenstein1df3b702020-08-10 15:02:41 -0700203 register "TcssAuxOri" = "0"
204 register "IomTypeCPortPadCfg[0]" = "0x09000000"
205 register "IomTypeCPortPadCfg[1]" = "0x09000000"
Brandon Breitensteinc9a34512020-06-10 17:04:29 -0700206 register "IomTypeCPortPadCfg[2]" = "0x09000000"
207 register "IomTypeCPortPadCfg[3]" = "0x09000000"
208 register "IomTypeCPortPadCfg[4]" = "0x09000000"
209 register "IomTypeCPortPadCfg[5]" = "0x09000000"
210 register "IomTypeCPortPadCfg[6]" = "0x09000000"
211 register "IomTypeCPortPadCfg[7]" = "0x09000000"
Brandon Breitensteinb7911c82020-04-06 15:34:19 -0700212
Nick Vaccarof9781912020-01-28 18:43:28 -0800213 # DP port
214 register "DdiPortAConfig" = "1" # eDP
215 register "DdiPortBConfig" = "0"
216
217 register "DdiPortAHpd" = "1"
218 register "DdiPortBHpd" = "1"
219 register "DdiPortCHpd" = "0"
220 register "DdiPort1Hpd" = "1"
221 register "DdiPort2Hpd" = "1"
222 register "DdiPort3Hpd" = "0"
223 register "DdiPort4Hpd" = "0"
224
225 register "DdiPortADdc" = "0"
226 register "DdiPortBDdc" = "1"
227 register "DdiPortCDdc" = "0"
228 register "DdiPort1Ddc" = "0"
229 register "DdiPort2Ddc" = "0"
230 register "DdiPort3Ddc" = "0"
231 register "DdiPort4Ddc" = "0"
232
Nick Vaccarof9781912020-01-28 18:43:28 -0800233 # Enable S0ix
234 register "s0ix_enable" = "1"
235
Sumeet R Pawnikar7d6bc602020-05-08 19:22:07 +0530236 # Enable DPTF
237 register "dptf_enable" = "1"
238
Sumeet R Pawnikar1a621502020-07-20 15:44:59 +0530239 register "power_limits_config[POWER_LIMITS_U_2_CORE]" = "{
240 .tdp_pl1_override = 15,
241 .tdp_pl2_override = 38,
242 .tdp_pl4 = 71,
243 }"
Tim Wawrzynczak2dcca0f2020-06-16 10:50:47 -0600244 register "power_limits_config[POWER_LIMITS_U_4_CORE]" = "{
Sumeet R Pawnikar7d6bc602020-05-08 19:22:07 +0530245 .tdp_pl1_override = 15,
246 .tdp_pl2_override = 60,
Tim Wawrzynczak2dcca0f2020-06-16 10:50:47 -0600247 .tdp_pl4 = 105,
248 }"
Sumeet R Pawnikar1a621502020-07-20 15:44:59 +0530249 register "power_limits_config[POWER_LIMITS_Y_2_CORE]" = "{
250 .tdp_pl1_override = 9,
251 .tdp_pl2_override = 35,
252 .tdp_pl4 = 66,
253 }"
254 register "power_limits_config[POWER_LIMITS_Y_4_CORE]" = "{
255 .tdp_pl1_override = 9,
256 .tdp_pl2_override = 40,
257 .tdp_pl4 = 83,
Sumeet R Pawnikar7d6bc602020-05-08 19:22:07 +0530258 }"
259
260 register "Device4Enable" = "1"
261
Sumeet R Pawnikar9f9b97e2020-06-30 14:18:41 +0530262 register "tcc_offset" = "10" # TCC of 90
263
John Zhaoc8e30972020-09-21 13:20:57 -0700264 register "CnviBtAudioOffload" = "FORCE_ENABLE"
265
Nick Vaccarof9781912020-01-28 18:43:28 -0800266 # Intel Common SoC Config
267 #+-------------------+---------------------------+
268 #| Field | Value |
269 #+-------------------+---------------------------+
270 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
271 #| GSPI0 | cr50 TPM. Early init is |
272 #| | required to set up a BAR |
273 #| | for TPM communication |
274 #| | before memory is up |
Alex Levin3bc41cf2020-03-06 10:54:10 -0800275 #| GSPI1 | Fingerprint MCU |
Nick Vaccarof9781912020-01-28 18:43:28 -0800276 #| I2C0 | Audio |
277 #| I2C1 | Touchscreen |
278 #| I2C2 | WLAN, SAR0 |
279 #| I2C3 | Camera, SAR1 |
280 #| I2C5 | Trackpad |
281 #+-------------------+---------------------------+
282 register "common_soc_config" = "{
283 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
284 .gspi[0] = {
285 .speed_mhz = 1,
286 .early_init = 1,
287 },
288 .i2c[0] = {
289 .speed = I2C_SPEED_FAST,
290 },
291 .i2c[1] = {
292 .speed = I2C_SPEED_FAST,
293 },
294 .i2c[2] = {
295 .speed = I2C_SPEED_FAST,
296 },
297 .i2c[3] = {
298 .speed = I2C_SPEED_FAST,
299 },
300 .i2c[5] = {
301 .speed = I2C_SPEED_FAST,
302 },
303 }"
304
Venkata Krishna Nimmagadda7368da32020-06-09 00:11:34 -0700305 register "ext_fivr_settings" = "{
306 .configure_ext_fivr = 1,
307 .v1p05_enable_bitmap = FIVR_ENABLE_ALL_SX,
308 .vnn_enable_bitmap = FIVR_ENABLE_ALL_SX,
309 .v1p05_supported_voltage_bitmap = FIVR_VOLTAGE_NORMAL |
310 FIVR_VOLTAGE_MIN_ACTIVE |
311 FIVR_VOLTAGE_MIN_RETENTION,
312 .vnn_supported_voltage_bitmap = FIVR_VOLTAGE_NORMAL |
313 FIVR_VOLTAGE_MIN_ACTIVE |
314 FIVR_VOLTAGE_MIN_RETENTION,
315 .v1p05_icc_max_ma = 500,
316 .vnn_sx_voltage_mv = 1250,
317 }"
318
Nick Vaccarof9781912020-01-28 18:43:28 -0800319 device domain 0 on
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700320 device ref igpu on end
321 device ref dptf on
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600322 # Default DPTF Policy for all Volteer boards if not overridden
323 chip drivers/intel/dptf
324 ## Active Policy
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600325 register "policies.active" = "{
326 [0] = {.target = DPTF_CPU,
327 .thresholds = {TEMP_PCT(85, 90),
328 TEMP_PCT(80, 69),
329 TEMP_PCT(75, 56),
330 TEMP_PCT(70, 46),
331 TEMP_PCT(65, 36),}},
332 [1] = {.target = DPTF_TEMP_SENSOR_0,
333 .thresholds = {TEMP_PCT(50, 90),
334 TEMP_PCT(47, 69),
335 TEMP_PCT(45, 56),
336 TEMP_PCT(42, 46),
337 TEMP_PCT(39, 36),}},
338 [2] = {.target = DPTF_TEMP_SENSOR_1,
339 .thresholds = {TEMP_PCT(50, 90),
340 TEMP_PCT(47, 69),
341 TEMP_PCT(45, 56),
342 TEMP_PCT(42, 46),
343 TEMP_PCT(39, 36),}},
344 [3] = {.target = DPTF_TEMP_SENSOR_2,
345 .thresholds = {TEMP_PCT(50, 90),
346 TEMP_PCT(47, 69),
347 TEMP_PCT(45, 56),
348 TEMP_PCT(42, 46),
349 TEMP_PCT(39, 36),}},
350 [4] = {.target = DPTF_TEMP_SENSOR_3,
351 .thresholds = {TEMP_PCT(50, 90),
352 TEMP_PCT(47, 69),
353 TEMP_PCT(45, 56),
354 TEMP_PCT(42, 46),
355 TEMP_PCT(39, 36),}}}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600356
357 ## Passive Policy
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600358 register "policies.passive" = "{
359 [0] = DPTF_PASSIVE(CPU, CPU, 95, 5000),
360 [1] = DPTF_PASSIVE(CPU, TEMP_SENSOR_1, 65, 6000),
361 [2] = DPTF_PASSIVE(CHARGER, TEMP_SENSOR_0, 65, 6000),
362 [3] = DPTF_PASSIVE(CPU, TEMP_SENSOR_2, 65, 6000),
363 [4] = DPTF_PASSIVE(CPU, TEMP_SENSOR_3, 65, 6000)}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600364
365 ## Critical Policy
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600366 register "policies.critical" = "{
367 [0] = DPTF_CRITICAL(CPU, 105, SHUTDOWN),
368 [1] = DPTF_CRITICAL(TEMP_SENSOR_0, 75, SHUTDOWN),
369 [2] = DPTF_CRITICAL(TEMP_SENSOR_1, 75, SHUTDOWN),
370 [3] = DPTF_CRITICAL(TEMP_SENSOR_2, 75, SHUTDOWN),
371 [4] = DPTF_CRITICAL(TEMP_SENSOR_3, 75, SHUTDOWN)}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600372
373 ## Power Limits Control
Sumeet R Pawnikar88352c52020-10-08 21:15:42 +0530374 # 3-15W PL1 in 200mW increments, avg over 28-32s interval
375 # PL2 ranges from 15 to 60W, avg over 28-32s interval
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600376 register "controls.power_limits" = "{
377 .pl1 = {.min_power = 3000,
378 .max_power = 15000,
379 .time_window_min = 28 * MSECS_PER_SEC,
380 .time_window_max = 32 * MSECS_PER_SEC,
381 .granularity = 200,},
382 .pl2 = {.min_power = 15000,
383 .max_power = 60000,
384 .time_window_min = 28 * MSECS_PER_SEC,
385 .time_window_max = 32 * MSECS_PER_SEC,
386 .granularity = 1000,}}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600387
388 ## Charger Performance Control (Control, mA)
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600389 register "controls.charger_perf" = "{
390 [0] = { 255, 1700 },
391 [1] = { 24, 1500 },
392 [2] = { 16, 1000 },
393 [3] = { 8, 500 }}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600394
395 ## Fan Performance Control (Percent, Speed, Noise, Power)
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600396 register "controls.fan_perf" = "{
397 [0] = { 90, 6700, 220, 2200, },
398 [1] = { 80, 5800, 180, 1800, },
399 [2] = { 70, 5000, 145, 1450, },
400 [3] = { 60, 4900, 115, 1150, },
401 [4] = { 50, 3838, 90, 900, },
402 [5] = { 40, 2904, 55, 550, },
403 [6] = { 30, 2337, 30, 300, },
404 [7] = { 20, 1608, 15, 150, },
405 [8] = { 10, 800, 10, 100, },
406 [9] = { 0, 0, 0, 50, }}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600407
408 # Fan options
409 register "options.fan.fine_grained_control" = "1"
410 register "options.fan.step_size" = "2"
411
412 device generic 0 on end
413 end
414 end # DPTF 0x9A03
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700415 device ref tbt_pcie_rp0 on
Brandon Breitenstein228d0e52020-07-23 14:40:14 -0700416 probe DB_USB USB4_GEN2
417 probe DB_USB USB4_GEN3
418 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700419 device ref tbt_pcie_rp1 on
Brandon Breitenstein228d0e52020-07-23 14:40:14 -0700420 probe DB_USB USB4_GEN2
421 probe DB_USB USB4_GEN3
422 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700423 device ref tbt_dma0 on
Brandon Breitenstein228d0e52020-07-23 14:40:14 -0700424 probe DB_USB USB4_GEN2
425 probe DB_USB USB4_GEN3
Duncan Laurie5b6ec3e2020-08-28 19:50:09 +0000426 chip drivers/intel/usb4/retimer
427 register "power_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_H10)"
428 device generic 0 on end
429 end
Brandon Breitenstein228d0e52020-07-23 14:40:14 -0700430 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700431 device ref gna on end
432 device ref north_xhci on end
433 device ref cnvi_bt on end
434 device ref south_xhci on end
435 device ref shared_ram on end
Furquan Shaikhedac4ef2020-10-09 08:50:14 -0700436 device ref cnvi_wifi on
437 chip drivers/wifi/generic
438 register "wake" = "GPE0_PME_B0"
439 device generic 0 on end
440 end
Srinidhi N Kaushikac7d6b42020-03-05 17:19:51 -0800441 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700442 device ref heci1 on end
443 device ref sata on end
444 device ref pcie_rp1 on end
445 device ref pcie_rp7 on end
446 device ref pcie_rp8 on end
447 device ref pcie_rp9 on end
448 device ref pcie_rp11 on end
449 device ref uart0 on end
450 device ref gspi0 on
Nick Vaccarof9781912020-01-28 18:43:28 -0800451 chip drivers/spi/acpi
452 register "hid" = "ACPI_DT_NAMESPACE_HID"
453 register "compat_string" = ""google,cr50""
454 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_C21_IRQ)"
455 device spi 0 on end
456 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700457 end
458 device ref gspi1 on
Alex Levin3bc41cf2020-03-06 10:54:10 -0800459 chip drivers/spi/acpi
460 register "name" = ""CRFP""
461 register "hid" = "ACPI_DT_NAMESPACE_HID"
462 register "uid" = "1"
463 register "compat_string" = ""google,cros-ec-spi""
464 register "irq_gpio" = "ACPI_GPIO_IRQ_LEVEL_LOW_WAKE(GPP_C20)"
465 device spi 0 on end
466 end # FPMCU
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700467 end
468 device ref pch_espi on
Nick Vaccaro9a3486e2020-04-17 10:14:57 -0700469 chip ec/google/chromeec
470 device pnp 0c09.0 on end
471 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700472 end
473 device ref hda on end
Nick Vaccarof9781912020-01-28 18:43:28 -0800474 end
475end