blob: d74476af1657571d012ee68412b3381ecf8140a0 [file] [log] [blame]
Duncan Laurie9db8c252020-05-10 11:16:45 -07001fw_config
Nick Vaccaro2cc06002020-06-18 12:19:08 -07002 field DB_USB 0 3
3 option USB_ABSENT 0
4 option USB4_GEN2 1
5 option USB3_ACTIVE 2
6 option USB4_GEN3 3
7 option USB3_PASSIVE 4
8 option USB3_NO_A 5
Duncan Laurie5abf0402020-10-28 15:14:27 -07009 option USB3_NO_C 6
Duncan Laurie9db8c252020-05-10 11:16:45 -070010 end
11 field THERMAL 4 7 end
12 field AUDIO 8 10
13 option NONE 0
14 option MAX98357_ALC5682I_I2S 1
15 option MAX98373_ALC5682I_I2S 2
16 option MAX98373_ALC5682_SNDW 3
Frank Wu362bcee2020-08-19 09:56:43 +080017 option MAX98373_ALC5682I_I2S_UP4 4
Wisley Chen35010ef2020-11-06 17:16:59 +080018 option MAX98360_ALC5682I_I2S 5
Stanley Wu64f7bdf2020-10-30 12:01:20 +080019 option RT1011_ALC5682I_I2S 6
Duncan Laurie9db8c252020-05-10 11:16:45 -070020 end
21 field TABLETMODE 11
Nick Vaccaro2cc06002020-06-18 12:19:08 -070022 option TABLETMODE_DISABLED 0
23 option TABLETMODE_ENABLED 1
Duncan Laurie9db8c252020-05-10 11:16:45 -070024 end
Nick Vaccaro2cc06002020-06-18 12:19:08 -070025 field DB_LTE 12 13
26 option LTE_ABSENT 0
27 option LTE_PRESENT 1
28 end
Duncan Laurie14efbb42020-09-08 20:35:06 +000029 field KB_BL 14
30 option KB_BL_ABSENT 0
31 option KB_BL_PRESENT 1
32 end
33 field NUMPAD 15
34 option NUMPAD_ABSENT 0
35 option NUMPAD_PRESENT 1
36 end
Nick Vaccaro2cc06002020-06-18 12:19:08 -070037 field DB_SD 16 19
38 option SD_ABSENT 0
39 option SD_GL9755S 1
40 option SD_RTS5261 2
Zhuohao Leeb3b4ccf2020-11-23 11:41:25 +080041 option SD_RTS5227S 3
Duncan Laurie912d9ec2020-11-30 10:09:42 -080042 option SD_GL9750 4
Zhuohao Leeb3b4ccf2020-11-23 11:41:25 +080043 option SD_OZ711LV2LN 5
Duncan Laurie9db8c252020-05-10 11:16:45 -070044 end
Duncan Lauriebd049952020-11-11 13:01:27 -080045 field KB_LAYOUT 20 21
46 option KB_LAYOUT_DEFAULT 0
47 option KB_LAYOUT_1 1
48 end
Duncan Laurie89bbe142020-11-30 10:12:56 -080049 field BOOT_DEVICE_EMMC 22
50 option BOOT_EMMC_DISABLED 0
51 option BOOT_EMMC_ENABLED 1
52 end
53 field BOOT_DEVICE_NVME 23
54 option BOOT_NVME_DISABLED 0
55 option BOOT_NVME_ENABLED 1
56 end
57 field BOOT_DEVICE_SATA 24
58 option BOOT_SATA_DISABLED 0
59 option BOOT_SATA_ENABLED 1
60 end
Duncan Laurie9db8c252020-05-10 11:16:45 -070061end
62
Nick Vaccarof9781912020-01-28 18:43:28 -080063chip soc/intel/tigerlake
64
65 device cpu_cluster 0 on
66 device lapic 0 on end
67 end
68
69 # GPE configuration
70 # Note that GPE events called out in ASL code rely on this
71 # route. i.e. If this route changes then the affected GPE
72 # offset bits also need to be changed.
73 register "pmc_gpe0_dw0" = "GPP_C"
74 register "pmc_gpe0_dw1" = "GPP_D"
75 register "pmc_gpe0_dw2" = "GPP_E"
76
Jamie Ryu154625b2020-06-12 02:59:26 -070077 # Enable heci communication
78 register "HeciEnabled" = "1"
79
Nick Vaccarof9781912020-01-28 18:43:28 -080080 # FSP configuration
Shreesh Chhabbi37086872020-06-17 12:40:42 -070081 register "SaGv" = "SaGv_Enabled"
Nick Vaccarof9781912020-01-28 18:43:28 -080082 register "SmbusEnable" = "0"
83
84 register "usb2_ports[0]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port A0
85 register "usb2_ports[1]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port A1
86 register "usb2_ports[2]" = "USB2_PORT_MID(OC_SKIP)" # M.2 WWAN
87 register "usb2_ports[3]" = "USB2_PORT_MID(OC_SKIP)" # Type-A / Type-C Cl
88 register "usb2_ports[4]" = "USB2_PORT_MID(OC_SKIP)" # M.2 Camera
Nick Vaccarof9781912020-01-28 18:43:28 -080089 register "usb2_ports[8]" = "USB2_PORT_MID(OC_SKIP)" # Type-A / Type-C Co
90 register "usb2_ports[9]" = "USB2_PORT_MID(OC_SKIP)" # M.2 Bluetooth
91
92 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC1)" # USB3/2 Type A port A0
93 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC2)" # USB3/2 Type A port A1
94 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC_SKIP)" # M.2 WWAN
95 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC_SKIP)" # M.2 Camera
96
Nick Vaccarof9781912020-01-28 18:43:28 -080097 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
98 register "gen1_dec" = "0x00fc0801"
99 register "gen2_dec" = "0x000c0201"
100 # EC memory map range is 0x900-0x9ff
101 register "gen3_dec" = "0x00fc0901"
102
103 # Enable NVMe PCIE 9 using clk 0
104 register "PcieRpEnable[8]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -0700105 register "PcieRpLtrEnable[8]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -0800106 register "PcieClkSrcUsage[0]" = "8"
107 register "PcieClkSrcClkReq[0]" = "0"
108
Venkata Krishna Nimmagaddac34bb382020-01-15 10:13:26 -0800109 # Enable Optane PCIE 11 using clk 0
110 register "PcieRpEnable[10]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -0700111 register "PcieRpLtrEnable[10]" = "1"
Shaunak Sahab27b0fd2020-09-22 23:09:24 -0700112 register "HybridStorageMode" = "0"
Venkata Krishna Nimmagaddac34bb382020-01-15 10:13:26 -0800113
Nick Vaccarof9781912020-01-28 18:43:28 -0800114 # Enable SD Card PCIE 8 using clk 3
115 register "PcieRpEnable[7]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -0700116 register "PcieRpLtrEnable[7]" = "1"
nick_xr_chenf446b812020-06-30 09:34:33 +0800117 register "PcieRpHotPlug[7]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -0800118 register "PcieClkSrcUsage[3]" = "7"
119 register "PcieClkSrcClkReq[3]" = "3"
120
121 # Enable WLAN PCIE 7 using clk 1
122 register "PcieRpEnable[6]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -0700123 register "PcieRpLtrEnable[6]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -0800124 register "PcieClkSrcUsage[1]" = "6"
125 register "PcieClkSrcClkReq[1]" = "1"
126
Nick Vaccarof9781912020-01-28 18:43:28 -0800127 # Mark SRCCLKREQ pins as unused that are routed for a Non-Clkreq functionality
David Wu7d1a1372020-10-21 10:42:25 +0800128 register "PcieClkSrcUsage[2]" = "PCIE_CLK_NOTUSED"
129 register "PcieClkSrcUsage[4]" = "PCIE_CLK_NOTUSED"
130 register "PcieClkSrcUsage[5]" = "PCIE_CLK_NOTUSED"
131 register "PcieClkSrcUsage[6]" = "PCIE_CLK_NOTUSED"
Nick Vaccarof9781912020-01-28 18:43:28 -0800132
133 # Enable SATA
134 register "SataEnable" = "1"
135 register "SataMode" = "0"
136 register "SataSalpSupport" = "1"
137 register "SataPortsEnable[0]" = "0"
138 register "SataPortsEnable[1]" = "1"
139 register "SataPortsDevSlp[0]" = "0"
Wonkyu Kimb8bfe142020-04-21 17:07:57 -0700140 register "SataPortsDevSlp[1]" = "1"
Shaunak Saha60e6f6e2020-06-15 23:59:52 -0700141 register "SataPortsEnableDitoConfig[1]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -0800142
143 register "SerialIoI2cMode" = "{
144 [PchSerialIoIndexI2C0] = PchSerialIoPci,
145 [PchSerialIoIndexI2C1] = PchSerialIoPci,
146 [PchSerialIoIndexI2C2] = PchSerialIoPci,
147 [PchSerialIoIndexI2C3] = PchSerialIoPci,
148 [PchSerialIoIndexI2C4] = PchSerialIoDisabled,
149 [PchSerialIoIndexI2C5] = PchSerialIoPci,
150 }"
151
152 register "SerialIoGSpiMode" = "{
153 [PchSerialIoIndexGSPI0] = PchSerialIoPci,
154 [PchSerialIoIndexGSPI1] = PchSerialIoPci,
155 [PchSerialIoIndexGSPI2] = PchSerialIoDisabled,
156 [PchSerialIoIndexGSPI3] = PchSerialIoDisabled,
157 }"
158
159 register "SerialIoGSpiCsMode" = "{
160 [PchSerialIoIndexGSPI0] = 1,
161 [PchSerialIoIndexGSPI1] = 1,
162 [PchSerialIoIndexGSPI2] = 0,
163 [PchSerialIoIndexGSPI3] = 0,
164 }"
165
166 register "SerialIoGSpiCsState" = "{
Caveh Jalali85e4c432020-09-12 03:05:48 -0700167 [PchSerialIoIndexGSPI0] = 1,
168 [PchSerialIoIndexGSPI1] = 1,
Nick Vaccarof9781912020-01-28 18:43:28 -0800169 [PchSerialIoIndexGSPI2] = 0,
170 [PchSerialIoIndexGSPI3] = 0,
171 }"
172
173 register "SerialIoUartMode" = "{
174 [PchSerialIoIndexUART0] = PchSerialIoPci,
175 [PchSerialIoIndexUART1] = PchSerialIoDisabled,
176 [PchSerialIoIndexUART2] = PchSerialIoDisabled,
177 }"
178
Jamie Ryu80535952020-08-18 19:10:43 -0700179 # Set the minimum assertion width
180 # PchPmSlpS3MinAssert:
181 # - 1: 60us
182 # - 2: 1ms
183 # - 3: 50ms
184 # - 4: 2s
185 register "PchPmSlpS3MinAssert" = "3" # 50ms
186 # PchPmSlpS4MinAssert:
187 # - 1 = 1s
188 # - 2 = 2s
189 # - 3 = 3s
190 # - 4 = 4s
191 register "PchPmSlpS4MinAssert" = "1" # 1s
192 # PchPmSlpSusMinAssert:
193 # - 1 = 0ms
194 # - 2 = 500ms
195 # - 3 = 1s
196 # - 4 = 4s
197 register "PchPmSlpSusMinAssert" = "3" # 1s
198 # PchPmSlpAMinAssert
199 # - 1 = 0ms
200 # - 2 = 4s
201 # - 3 = 98ms
202 # - 4 = 2s
203 register "PchPmSlpAMinAssert" = "3" # 98ms
204
205 # NOTE: Duration programmed in the below register should never be smaller than the
206 # stretch duration programmed in the following registers -
207 # - GEN_PMCON_A.SLP_S3_MIN_ASST_WDTH (PchPmSlpS3MinAssert)
208 # - GEN_PMCON_A.S4MAW (PchPmSlpS4MinAssert)
209 # - PM_CFG.SLP_A_MIN_ASST_WDTH (PchPmSlpAMinAssert)
210 # - PM_CFG.SLP_LAN_MIN_ASST_WDTH
211 register "PchPmPwrCycDur" = "1" # 1s
212
Srinidhi N Kaushik22d5b072020-03-06 10:47:17 -0800213 # HD Audio
214 register "PchHdaDspEnable" = "1"
215 register "PchHdaAudioLinkHdaEnable" = "0"
Duncan Laurie4dffa9c2020-05-10 11:20:20 -0700216 register "PchHdaAudioLinkDmicEnable[0]" = "0"
217 register "PchHdaAudioLinkDmicEnable[1]" = "0"
218 register "PchHdaAudioLinkSspEnable[0]" = "0"
219 register "PchHdaAudioLinkSspEnable[1]" = "0"
220 register "PchHdaAudioLinkSndwEnable[0]" = "0"
221 register "PchHdaAudioLinkSndwEnable[1]" = "0"
Srinidhi N Kaushik22d5b072020-03-06 10:47:17 -0800222
Brandon Breitenstein01ec7132020-03-06 10:51:30 -0800223 # TCSS USB3
Brandon Breitenstein40b53582020-12-21 14:57:50 -0800224 register "UsbTcPortEn" = "0x3"
Brandon Breitenstein01ec7132020-03-06 10:51:30 -0800225 register "TcssXhciEn" = "1"
Brandon Breitenstein1df3b702020-08-10 15:02:41 -0700226 register "TcssAuxOri" = "0"
Brandon Breitensteinb7911c82020-04-06 15:34:19 -0700227
Nick Vaccarof9781912020-01-28 18:43:28 -0800228 # DP port
229 register "DdiPortAConfig" = "1" # eDP
230 register "DdiPortBConfig" = "0"
231
232 register "DdiPortAHpd" = "1"
233 register "DdiPortBHpd" = "1"
234 register "DdiPortCHpd" = "0"
235 register "DdiPort1Hpd" = "1"
236 register "DdiPort2Hpd" = "1"
237 register "DdiPort3Hpd" = "0"
238 register "DdiPort4Hpd" = "0"
239
240 register "DdiPortADdc" = "0"
241 register "DdiPortBDdc" = "1"
242 register "DdiPortCDdc" = "0"
243 register "DdiPort1Ddc" = "0"
244 register "DdiPort2Ddc" = "0"
245 register "DdiPort3Ddc" = "0"
246 register "DdiPort4Ddc" = "0"
247
Nick Vaccarof9781912020-01-28 18:43:28 -0800248 # Enable S0ix
249 register "s0ix_enable" = "1"
250
Sumeet R Pawnikar7d6bc602020-05-08 19:22:07 +0530251 # Enable DPTF
252 register "dptf_enable" = "1"
253
Sumeet R Pawnikar1a621502020-07-20 15:44:59 +0530254 register "power_limits_config[POWER_LIMITS_U_2_CORE]" = "{
255 .tdp_pl1_override = 15,
256 .tdp_pl2_override = 38,
257 .tdp_pl4 = 71,
258 }"
Tim Wawrzynczak2dcca0f2020-06-16 10:50:47 -0600259 register "power_limits_config[POWER_LIMITS_U_4_CORE]" = "{
Sumeet R Pawnikar7d6bc602020-05-08 19:22:07 +0530260 .tdp_pl1_override = 15,
261 .tdp_pl2_override = 60,
Tim Wawrzynczak2dcca0f2020-06-16 10:50:47 -0600262 .tdp_pl4 = 105,
263 }"
Sumeet R Pawnikar1a621502020-07-20 15:44:59 +0530264 register "power_limits_config[POWER_LIMITS_Y_2_CORE]" = "{
265 .tdp_pl1_override = 9,
266 .tdp_pl2_override = 35,
267 .tdp_pl4 = 66,
268 }"
269 register "power_limits_config[POWER_LIMITS_Y_4_CORE]" = "{
270 .tdp_pl1_override = 9,
271 .tdp_pl2_override = 40,
272 .tdp_pl4 = 83,
Sumeet R Pawnikar7d6bc602020-05-08 19:22:07 +0530273 }"
274
275 register "Device4Enable" = "1"
276
Sumeet R Pawnikar9f9b97e2020-06-30 14:18:41 +0530277 register "tcc_offset" = "10" # TCC of 90
278
John Zhaoc8e30972020-09-21 13:20:57 -0700279 register "CnviBtAudioOffload" = "FORCE_ENABLE"
280
Nick Vaccarof9781912020-01-28 18:43:28 -0800281 # Intel Common SoC Config
282 #+-------------------+---------------------------+
283 #| Field | Value |
284 #+-------------------+---------------------------+
285 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
286 #| GSPI0 | cr50 TPM. Early init is |
287 #| | required to set up a BAR |
288 #| | for TPM communication |
289 #| | before memory is up |
Alex Levin3bc41cf2020-03-06 10:54:10 -0800290 #| GSPI1 | Fingerprint MCU |
Nick Vaccarof9781912020-01-28 18:43:28 -0800291 #| I2C0 | Audio |
292 #| I2C1 | Touchscreen |
293 #| I2C2 | WLAN, SAR0 |
294 #| I2C3 | Camera, SAR1 |
295 #| I2C5 | Trackpad |
296 #+-------------------+---------------------------+
297 register "common_soc_config" = "{
298 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
299 .gspi[0] = {
300 .speed_mhz = 1,
301 .early_init = 1,
302 },
303 .i2c[0] = {
304 .speed = I2C_SPEED_FAST,
305 },
306 .i2c[1] = {
307 .speed = I2C_SPEED_FAST,
308 },
309 .i2c[2] = {
310 .speed = I2C_SPEED_FAST,
311 },
312 .i2c[3] = {
313 .speed = I2C_SPEED_FAST,
314 },
315 .i2c[5] = {
316 .speed = I2C_SPEED_FAST,
317 },
318 }"
319
Venkata Krishna Nimmagadda7368da32020-06-09 00:11:34 -0700320 register "ext_fivr_settings" = "{
321 .configure_ext_fivr = 1,
322 .v1p05_enable_bitmap = FIVR_ENABLE_ALL_SX,
323 .vnn_enable_bitmap = FIVR_ENABLE_ALL_SX,
324 .v1p05_supported_voltage_bitmap = FIVR_VOLTAGE_NORMAL |
325 FIVR_VOLTAGE_MIN_ACTIVE |
326 FIVR_VOLTAGE_MIN_RETENTION,
327 .vnn_supported_voltage_bitmap = FIVR_VOLTAGE_NORMAL |
328 FIVR_VOLTAGE_MIN_ACTIVE |
329 FIVR_VOLTAGE_MIN_RETENTION,
330 .v1p05_icc_max_ma = 500,
331 .vnn_sx_voltage_mv = 1250,
332 }"
333
Nick Vaccarof9781912020-01-28 18:43:28 -0800334 device domain 0 on
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700335 device ref igpu on end
336 device ref dptf on
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600337 # Default DPTF Policy for all Volteer boards if not overridden
338 chip drivers/intel/dptf
339 ## Active Policy
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600340 register "policies.active" = "{
341 [0] = {.target = DPTF_CPU,
342 .thresholds = {TEMP_PCT(85, 90),
343 TEMP_PCT(80, 69),
344 TEMP_PCT(75, 56),
345 TEMP_PCT(70, 46),
346 TEMP_PCT(65, 36),}},
347 [1] = {.target = DPTF_TEMP_SENSOR_0,
348 .thresholds = {TEMP_PCT(50, 90),
349 TEMP_PCT(47, 69),
350 TEMP_PCT(45, 56),
351 TEMP_PCT(42, 46),
352 TEMP_PCT(39, 36),}},
353 [2] = {.target = DPTF_TEMP_SENSOR_1,
354 .thresholds = {TEMP_PCT(50, 90),
355 TEMP_PCT(47, 69),
356 TEMP_PCT(45, 56),
357 TEMP_PCT(42, 46),
358 TEMP_PCT(39, 36),}},
359 [3] = {.target = DPTF_TEMP_SENSOR_2,
360 .thresholds = {TEMP_PCT(50, 90),
361 TEMP_PCT(47, 69),
362 TEMP_PCT(45, 56),
363 TEMP_PCT(42, 46),
364 TEMP_PCT(39, 36),}},
365 [4] = {.target = DPTF_TEMP_SENSOR_3,
366 .thresholds = {TEMP_PCT(50, 90),
367 TEMP_PCT(47, 69),
368 TEMP_PCT(45, 56),
369 TEMP_PCT(42, 46),
370 TEMP_PCT(39, 36),}}}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600371
372 ## Passive Policy
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600373 register "policies.passive" = "{
374 [0] = DPTF_PASSIVE(CPU, CPU, 95, 5000),
375 [1] = DPTF_PASSIVE(CPU, TEMP_SENSOR_1, 65, 6000),
376 [2] = DPTF_PASSIVE(CHARGER, TEMP_SENSOR_0, 65, 6000),
377 [3] = DPTF_PASSIVE(CPU, TEMP_SENSOR_2, 65, 6000),
378 [4] = DPTF_PASSIVE(CPU, TEMP_SENSOR_3, 65, 6000)}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600379
380 ## Critical Policy
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600381 register "policies.critical" = "{
382 [0] = DPTF_CRITICAL(CPU, 105, SHUTDOWN),
383 [1] = DPTF_CRITICAL(TEMP_SENSOR_0, 75, SHUTDOWN),
384 [2] = DPTF_CRITICAL(TEMP_SENSOR_1, 75, SHUTDOWN),
385 [3] = DPTF_CRITICAL(TEMP_SENSOR_2, 75, SHUTDOWN),
386 [4] = DPTF_CRITICAL(TEMP_SENSOR_3, 75, SHUTDOWN)}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600387
388 ## Power Limits Control
Sumeet R Pawnikar88352c52020-10-08 21:15:42 +0530389 # 3-15W PL1 in 200mW increments, avg over 28-32s interval
390 # PL2 ranges from 15 to 60W, avg over 28-32s interval
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600391 register "controls.power_limits" = "{
392 .pl1 = {.min_power = 3000,
393 .max_power = 15000,
394 .time_window_min = 28 * MSECS_PER_SEC,
395 .time_window_max = 32 * MSECS_PER_SEC,
396 .granularity = 200,},
Sumeet R Pawnikara97fb7f2020-12-04 11:48:24 +0530397 .pl2 = {.min_power = 60000,
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600398 .max_power = 60000,
399 .time_window_min = 28 * MSECS_PER_SEC,
400 .time_window_max = 32 * MSECS_PER_SEC,
401 .granularity = 1000,}}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600402
403 ## Charger Performance Control (Control, mA)
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600404 register "controls.charger_perf" = "{
405 [0] = { 255, 1700 },
406 [1] = { 24, 1500 },
407 [2] = { 16, 1000 },
408 [3] = { 8, 500 }}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600409
410 ## Fan Performance Control (Percent, Speed, Noise, Power)
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600411 register "controls.fan_perf" = "{
412 [0] = { 90, 6700, 220, 2200, },
413 [1] = { 80, 5800, 180, 1800, },
414 [2] = { 70, 5000, 145, 1450, },
415 [3] = { 60, 4900, 115, 1150, },
416 [4] = { 50, 3838, 90, 900, },
417 [5] = { 40, 2904, 55, 550, },
418 [6] = { 30, 2337, 30, 300, },
419 [7] = { 20, 1608, 15, 150, },
420 [8] = { 10, 800, 10, 100, },
421 [9] = { 0, 0, 0, 50, }}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600422
423 # Fan options
424 register "options.fan.fine_grained_control" = "1"
425 register "options.fan.step_size" = "2"
426
427 device generic 0 on end
428 end
429 end # DPTF 0x9A03
Duncan Laurie2b3de782020-10-28 14:26:26 -0700430 # Volteer reference design does not have PCIe on Type-C port C0 so it should
431 # not have hotplug resources allocated. Marking the device hidden will ensure
432 # it is still enabled so it can participate in power management.
433 device ref tbt_pcie_rp0 hidden
Brandon Breitenstein228d0e52020-07-23 14:40:14 -0700434 probe DB_USB USB4_GEN2
435 probe DB_USB USB4_GEN3
436 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700437 device ref tbt_pcie_rp1 on
Brandon Breitenstein228d0e52020-07-23 14:40:14 -0700438 probe DB_USB USB4_GEN2
439 probe DB_USB USB4_GEN3
440 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700441 device ref tbt_dma0 on
Brandon Breitenstein228d0e52020-07-23 14:40:14 -0700442 probe DB_USB USB4_GEN2
443 probe DB_USB USB4_GEN3
Duncan Laurie5b6ec3e2020-08-28 19:50:09 +0000444 chip drivers/intel/usb4/retimer
445 register "power_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_H10)"
446 device generic 0 on end
447 end
Brandon Breitenstein228d0e52020-07-23 14:40:14 -0700448 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700449 device ref gna on end
450 device ref north_xhci on end
451 device ref cnvi_bt on end
452 device ref south_xhci on end
453 device ref shared_ram on end
Furquan Shaikhedac4ef2020-10-09 08:50:14 -0700454 device ref cnvi_wifi on
455 chip drivers/wifi/generic
456 register "wake" = "GPE0_PME_B0"
457 device generic 0 on end
458 end
Srinidhi N Kaushikac7d6b42020-03-05 17:19:51 -0800459 end
Tim Wawrzynczakc8340d42020-12-09 09:40:23 -0700460 # MIPI camera devices are on I2C buses 2 and 3
461 device ref i2c2 on end
462 device ref i2c3 on end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700463 device ref heci1 on end
464 device ref sata on end
465 device ref pcie_rp1 on end
466 device ref pcie_rp7 on end
Duncan Laurie9d0fde32020-11-09 09:36:31 -0800467 device ref pcie_rp8 on
468 probe DB_SD SD_GL9755S
469 probe DB_SD SD_RTS5261
Duncan Laurie912d9ec2020-11-30 10:09:42 -0800470 probe DB_SD SD_RTS5227S
471 probe DB_SD SD_GL9750
472 probe DB_SD SD_OZ711LV2LN
Duncan Laurie9d0fde32020-11-09 09:36:31 -0800473 chip soc/intel/common/block/pcie/rtd3
474 register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_D16)"
475 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_H3)"
476 register "srcclk_pin" = "3"
477 device generic 0 on
478 probe DB_SD SD_GL9755S
Duncan Laurie912d9ec2020-11-30 10:09:42 -0800479 probe DB_SD SD_RTS5227S
480 probe DB_SD SD_GL9750
481 probe DB_SD SD_OZ711LV2LN
Duncan Laurie9d0fde32020-11-09 09:36:31 -0800482 end
483 end
484 chip soc/intel/common/block/pcie/rtd3
485 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_H3)"
486 register "srcclk_pin" = "3"
487 register "is_external" = "1"
488 device generic 1 on
489 probe DB_SD SD_RTS5261
490 end
491 end
492 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700493 device ref pcie_rp9 on end
494 device ref pcie_rp11 on end
495 device ref uart0 on end
496 device ref gspi0 on
Nick Vaccarof9781912020-01-28 18:43:28 -0800497 chip drivers/spi/acpi
498 register "hid" = "ACPI_DT_NAMESPACE_HID"
499 register "compat_string" = ""google,cr50""
500 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_C21_IRQ)"
501 device spi 0 on end
502 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700503 end
504 device ref gspi1 on
Alex Levin3bc41cf2020-03-06 10:54:10 -0800505 chip drivers/spi/acpi
506 register "name" = ""CRFP""
507 register "hid" = "ACPI_DT_NAMESPACE_HID"
508 register "uid" = "1"
509 register "compat_string" = ""google,cros-ec-spi""
510 register "irq_gpio" = "ACPI_GPIO_IRQ_LEVEL_LOW_WAKE(GPP_C20)"
511 device spi 0 on end
512 end # FPMCU
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700513 end
514 device ref pch_espi on
Nick Vaccaro9a3486e2020-04-17 10:14:57 -0700515 chip ec/google/chromeec
516 device pnp 0c09.0 on end
517 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700518 end
Tim Wawrzynczak2f917e62020-12-09 10:11:06 -0700519 device ref hda on
520 probe AUDIO MAX98357_ALC5682I_I2S
521 probe AUDIO MAX98373_ALC5682I_I2S
522 probe AUDIO MAX98373_ALC5682_SNDW
523 probe AUDIO MAX98373_ALC5682I_I2S_UP4
524 probe AUDIO MAX98360_ALC5682I_I2S
525 end
Nick Vaccarof9781912020-01-28 18:43:28 -0800526 end
527end