blob: b4c4f6a41fe8308f411d690d9d93714c6f52222f [file] [log] [blame]
Duncan Laurie9db8c252020-05-10 11:16:45 -07001fw_config
Nick Vaccaro2cc06002020-06-18 12:19:08 -07002 field DB_USB 0 3
3 option USB_ABSENT 0
4 option USB4_GEN2 1
5 option USB3_ACTIVE 2
6 option USB4_GEN3 3
7 option USB3_PASSIVE 4
8 option USB3_NO_A 5
Duncan Laurie5abf0402020-10-28 15:14:27 -07009 option USB3_NO_C 6
Duncan Laurie9db8c252020-05-10 11:16:45 -070010 end
Kevin Chang4f4eba92021-04-19 14:23:18 +080011 field THERMAL 4 7
12 option FAN_TABLE_0 0
13 option FAN_TABLE_1 1
14 end
Duncan Laurie9db8c252020-05-10 11:16:45 -070015 field AUDIO 8 10
16 option NONE 0
17 option MAX98357_ALC5682I_I2S 1
18 option MAX98373_ALC5682I_I2S 2
19 option MAX98373_ALC5682_SNDW 3
Frank Wu362bcee2020-08-19 09:56:43 +080020 option MAX98373_ALC5682I_I2S_UP4 4
Wisley Chen35010ef2020-11-06 17:16:59 +080021 option MAX98360_ALC5682I_I2S 5
Stanley Wu64f7bdf2020-10-30 12:01:20 +080022 option RT1011_ALC5682I_I2S 6
Duncan Laurie9db8c252020-05-10 11:16:45 -070023 end
24 field TABLETMODE 11
Nick Vaccaro2cc06002020-06-18 12:19:08 -070025 option TABLETMODE_DISABLED 0
26 option TABLETMODE_ENABLED 1
Duncan Laurie9db8c252020-05-10 11:16:45 -070027 end
Nick Vaccaro2cc06002020-06-18 12:19:08 -070028 field DB_LTE 12 13
29 option LTE_ABSENT 0
30 option LTE_PRESENT 1
31 end
Duncan Laurie14efbb42020-09-08 20:35:06 +000032 field KB_BL 14
33 option KB_BL_ABSENT 0
34 option KB_BL_PRESENT 1
35 end
36 field NUMPAD 15
37 option NUMPAD_ABSENT 0
38 option NUMPAD_PRESENT 1
39 end
Nick Vaccaro2cc06002020-06-18 12:19:08 -070040 field DB_SD 16 19
41 option SD_ABSENT 0
42 option SD_GL9755S 1
43 option SD_RTS5261 2
Zhuohao Leeb3b4ccf2020-11-23 11:41:25 +080044 option SD_RTS5227S 3
Duncan Laurie912d9ec2020-11-30 10:09:42 -080045 option SD_GL9750 4
Zhuohao Leeb3b4ccf2020-11-23 11:41:25 +080046 option SD_OZ711LV2LN 5
Duncan Laurie9db8c252020-05-10 11:16:45 -070047 end
Duncan Lauriebd049952020-11-11 13:01:27 -080048 field KB_LAYOUT 20 21
49 option KB_LAYOUT_DEFAULT 0
50 option KB_LAYOUT_1 1
51 end
Duncan Laurie89bbe142020-11-30 10:12:56 -080052 field BOOT_DEVICE_EMMC 22
53 option BOOT_EMMC_DISABLED 0
54 option BOOT_EMMC_ENABLED 1
55 end
56 field BOOT_DEVICE_NVME 23
57 option BOOT_NVME_DISABLED 0
58 option BOOT_NVME_ENABLED 1
59 end
60 field BOOT_DEVICE_SATA 24
61 option BOOT_SATA_DISABLED 0
62 option BOOT_SATA_ENABLED 1
63 end
Zhuohao Lee275440e2021-01-19 13:06:18 +080064 field TOUCHPAD 25
65 option REGULAR_TOUCHPAD 0
66 option NUMPAD_TOUCHPAD 1
67 end
Kevin Chang1c02f6f2021-03-10 09:22:09 +080068 field WIFI_SAR_ID 26 27
69 option WIFI_SAR_ID_0 0
70 option WIFI_SAR_ID_1 1
71 option WIFI_SAR_ID_2 2
72 option WIFI_SAR_ID_3 3
73 end
Kevin Changc48cf112021-04-07 15:18:25 +080074 field OLED_SCREEN 28
75 option OLED_NOT_PRESENT 0
76 option OLED_PRESENT 1
77 end
Duncan Laurie9db8c252020-05-10 11:16:45 -070078end
79
Nick Vaccarof9781912020-01-28 18:43:28 -080080chip soc/intel/tigerlake
81
Nick Vaccarof9781912020-01-28 18:43:28 -080082 # GPE configuration
83 # Note that GPE events called out in ASL code rely on this
84 # route. i.e. If this route changes then the affected GPE
85 # offset bits also need to be changed.
86 register "pmc_gpe0_dw0" = "GPP_C"
87 register "pmc_gpe0_dw1" = "GPP_D"
88 register "pmc_gpe0_dw2" = "GPP_E"
89
Jamie Ryu154625b2020-06-12 02:59:26 -070090 # Enable heci communication
91 register "HeciEnabled" = "1"
92
Nick Vaccarof9781912020-01-28 18:43:28 -080093 # FSP configuration
Shreesh Chhabbi37086872020-06-17 12:40:42 -070094 register "SaGv" = "SaGv_Enabled"
Nick Vaccarof9781912020-01-28 18:43:28 -080095 register "SmbusEnable" = "0"
96
97 register "usb2_ports[0]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port A0
98 register "usb2_ports[1]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port A1
99 register "usb2_ports[2]" = "USB2_PORT_MID(OC_SKIP)" # M.2 WWAN
100 register "usb2_ports[3]" = "USB2_PORT_MID(OC_SKIP)" # Type-A / Type-C Cl
101 register "usb2_ports[4]" = "USB2_PORT_MID(OC_SKIP)" # M.2 Camera
Nick Vaccarof9781912020-01-28 18:43:28 -0800102 register "usb2_ports[8]" = "USB2_PORT_MID(OC_SKIP)" # Type-A / Type-C Co
103 register "usb2_ports[9]" = "USB2_PORT_MID(OC_SKIP)" # M.2 Bluetooth
104
105 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC1)" # USB3/2 Type A port A0
106 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC2)" # USB3/2 Type A port A1
107 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC_SKIP)" # M.2 WWAN
108 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC_SKIP)" # M.2 Camera
109
Nick Vaccaro97b608f2021-05-11 16:41:37 -0700110 register "tcss_ports[0]" = "TCSS_PORT_DEFAULT(OC3)"
111 register "tcss_ports[1]" = "TCSS_PORT_DEFAULT(OC0)"
112
Nick Vaccarof9781912020-01-28 18:43:28 -0800113 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
114 register "gen1_dec" = "0x00fc0801"
115 register "gen2_dec" = "0x000c0201"
116 # EC memory map range is 0x900-0x9ff
117 register "gen3_dec" = "0x00fc0901"
118
119 # Enable NVMe PCIE 9 using clk 0
120 register "PcieRpEnable[8]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -0700121 register "PcieRpLtrEnable[8]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -0800122 register "PcieClkSrcUsage[0]" = "8"
123 register "PcieClkSrcClkReq[0]" = "0"
124
Venkata Krishna Nimmagaddac34bb382020-01-15 10:13:26 -0800125 # Enable Optane PCIE 11 using clk 0
126 register "PcieRpEnable[10]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -0700127 register "PcieRpLtrEnable[10]" = "1"
Shaunak Sahab27b0fd2020-09-22 23:09:24 -0700128 register "HybridStorageMode" = "0"
Venkata Krishna Nimmagaddac34bb382020-01-15 10:13:26 -0800129
Nick Vaccarof9781912020-01-28 18:43:28 -0800130 # Enable SD Card PCIE 8 using clk 3
131 register "PcieRpEnable[7]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -0700132 register "PcieRpLtrEnable[7]" = "1"
nick_xr_chenf446b812020-06-30 09:34:33 +0800133 register "PcieRpHotPlug[7]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -0800134 register "PcieClkSrcUsage[3]" = "7"
135 register "PcieClkSrcClkReq[3]" = "3"
136
137 # Enable WLAN PCIE 7 using clk 1
138 register "PcieRpEnable[6]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -0700139 register "PcieRpLtrEnable[6]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -0800140 register "PcieClkSrcUsage[1]" = "6"
141 register "PcieClkSrcClkReq[1]" = "1"
142
Nick Vaccarof9781912020-01-28 18:43:28 -0800143 # Mark SRCCLKREQ pins as unused that are routed for a Non-Clkreq functionality
David Wu7d1a1372020-10-21 10:42:25 +0800144 register "PcieClkSrcUsage[2]" = "PCIE_CLK_NOTUSED"
145 register "PcieClkSrcUsage[4]" = "PCIE_CLK_NOTUSED"
146 register "PcieClkSrcUsage[5]" = "PCIE_CLK_NOTUSED"
147 register "PcieClkSrcUsage[6]" = "PCIE_CLK_NOTUSED"
Nick Vaccarof9781912020-01-28 18:43:28 -0800148
149 # Enable SATA
150 register "SataEnable" = "1"
151 register "SataMode" = "0"
152 register "SataSalpSupport" = "1"
153 register "SataPortsEnable[0]" = "0"
154 register "SataPortsEnable[1]" = "1"
155 register "SataPortsDevSlp[0]" = "0"
Wonkyu Kimb8bfe142020-04-21 17:07:57 -0700156 register "SataPortsDevSlp[1]" = "1"
Shaunak Saha60e6f6e2020-06-15 23:59:52 -0700157 register "SataPortsEnableDitoConfig[1]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -0800158
159 register "SerialIoI2cMode" = "{
160 [PchSerialIoIndexI2C0] = PchSerialIoPci,
161 [PchSerialIoIndexI2C1] = PchSerialIoPci,
162 [PchSerialIoIndexI2C2] = PchSerialIoPci,
163 [PchSerialIoIndexI2C3] = PchSerialIoPci,
164 [PchSerialIoIndexI2C4] = PchSerialIoDisabled,
165 [PchSerialIoIndexI2C5] = PchSerialIoPci,
166 }"
167
168 register "SerialIoGSpiMode" = "{
169 [PchSerialIoIndexGSPI0] = PchSerialIoPci,
170 [PchSerialIoIndexGSPI1] = PchSerialIoPci,
171 [PchSerialIoIndexGSPI2] = PchSerialIoDisabled,
172 [PchSerialIoIndexGSPI3] = PchSerialIoDisabled,
173 }"
174
175 register "SerialIoGSpiCsMode" = "{
176 [PchSerialIoIndexGSPI0] = 1,
177 [PchSerialIoIndexGSPI1] = 1,
178 [PchSerialIoIndexGSPI2] = 0,
179 [PchSerialIoIndexGSPI3] = 0,
180 }"
181
182 register "SerialIoGSpiCsState" = "{
Caveh Jalali85e4c432020-09-12 03:05:48 -0700183 [PchSerialIoIndexGSPI0] = 1,
184 [PchSerialIoIndexGSPI1] = 1,
Nick Vaccarof9781912020-01-28 18:43:28 -0800185 [PchSerialIoIndexGSPI2] = 0,
186 [PchSerialIoIndexGSPI3] = 0,
187 }"
188
189 register "SerialIoUartMode" = "{
190 [PchSerialIoIndexUART0] = PchSerialIoPci,
191 [PchSerialIoIndexUART1] = PchSerialIoDisabled,
192 [PchSerialIoIndexUART2] = PchSerialIoDisabled,
193 }"
194
Jamie Ryu80535952020-08-18 19:10:43 -0700195 # Set the minimum assertion width
196 # PchPmSlpS3MinAssert:
197 # - 1: 60us
198 # - 2: 1ms
199 # - 3: 50ms
200 # - 4: 2s
201 register "PchPmSlpS3MinAssert" = "3" # 50ms
202 # PchPmSlpS4MinAssert:
203 # - 1 = 1s
204 # - 2 = 2s
205 # - 3 = 3s
206 # - 4 = 4s
207 register "PchPmSlpS4MinAssert" = "1" # 1s
208 # PchPmSlpSusMinAssert:
209 # - 1 = 0ms
210 # - 2 = 500ms
211 # - 3 = 1s
212 # - 4 = 4s
213 register "PchPmSlpSusMinAssert" = "3" # 1s
214 # PchPmSlpAMinAssert
215 # - 1 = 0ms
216 # - 2 = 4s
217 # - 3 = 98ms
218 # - 4 = 2s
219 register "PchPmSlpAMinAssert" = "3" # 98ms
220
221 # NOTE: Duration programmed in the below register should never be smaller than the
222 # stretch duration programmed in the following registers -
223 # - GEN_PMCON_A.SLP_S3_MIN_ASST_WDTH (PchPmSlpS3MinAssert)
224 # - GEN_PMCON_A.S4MAW (PchPmSlpS4MinAssert)
225 # - PM_CFG.SLP_A_MIN_ASST_WDTH (PchPmSlpAMinAssert)
226 # - PM_CFG.SLP_LAN_MIN_ASST_WDTH
227 register "PchPmPwrCycDur" = "1" # 1s
228
Srinidhi N Kaushik22d5b072020-03-06 10:47:17 -0800229 # HD Audio
230 register "PchHdaDspEnable" = "1"
231 register "PchHdaAudioLinkHdaEnable" = "0"
Duncan Laurie4dffa9c2020-05-10 11:20:20 -0700232 register "PchHdaAudioLinkDmicEnable[0]" = "0"
233 register "PchHdaAudioLinkDmicEnable[1]" = "0"
234 register "PchHdaAudioLinkSspEnable[0]" = "0"
235 register "PchHdaAudioLinkSspEnable[1]" = "0"
236 register "PchHdaAudioLinkSndwEnable[0]" = "0"
237 register "PchHdaAudioLinkSndwEnable[1]" = "0"
Srinidhi N Kaushik22d5b072020-03-06 10:47:17 -0800238
Brandon Breitenstein01ec7132020-03-06 10:51:30 -0800239 # TCSS USB3
Brandon Breitenstein40b53582020-12-21 14:57:50 -0800240 register "UsbTcPortEn" = "0x3"
Brandon Breitenstein01ec7132020-03-06 10:51:30 -0800241 register "TcssXhciEn" = "1"
Brandon Breitenstein1df3b702020-08-10 15:02:41 -0700242 register "TcssAuxOri" = "0"
Brandon Breitensteinb7911c82020-04-06 15:34:19 -0700243
Nick Vaccarof9781912020-01-28 18:43:28 -0800244 # DP port
245 register "DdiPortAConfig" = "1" # eDP
246 register "DdiPortBConfig" = "0"
247
248 register "DdiPortAHpd" = "1"
249 register "DdiPortBHpd" = "1"
250 register "DdiPortCHpd" = "0"
251 register "DdiPort1Hpd" = "1"
252 register "DdiPort2Hpd" = "1"
253 register "DdiPort3Hpd" = "0"
254 register "DdiPort4Hpd" = "0"
255
256 register "DdiPortADdc" = "0"
257 register "DdiPortBDdc" = "1"
258 register "DdiPortCDdc" = "0"
259 register "DdiPort1Ddc" = "0"
260 register "DdiPort2Ddc" = "0"
261 register "DdiPort3Ddc" = "0"
262 register "DdiPort4Ddc" = "0"
263
Nick Vaccarof9781912020-01-28 18:43:28 -0800264 # Enable S0ix
265 register "s0ix_enable" = "1"
266
Sumeet R Pawnikar7d6bc602020-05-08 19:22:07 +0530267 # Enable DPTF
268 register "dptf_enable" = "1"
269
Shreesh Chhabbi3c6ad8d2021-02-04 13:16:24 -0800270 # Enable External Bypass
271 register "external_bypass" = "1"
272
273 # Enable External Clk Gate
274 register "external_clk_gated" = "1"
275
276 # Enable External Phy Gate
277 register "external_phy_gated" = "1"
278
Sumeet R Pawnikar1a621502020-07-20 15:44:59 +0530279 register "power_limits_config[POWER_LIMITS_U_2_CORE]" = "{
280 .tdp_pl1_override = 15,
281 .tdp_pl2_override = 38,
282 .tdp_pl4 = 71,
283 }"
Tim Wawrzynczak2dcca0f2020-06-16 10:50:47 -0600284 register "power_limits_config[POWER_LIMITS_U_4_CORE]" = "{
Sumeet R Pawnikar7d6bc602020-05-08 19:22:07 +0530285 .tdp_pl1_override = 15,
286 .tdp_pl2_override = 60,
Tim Wawrzynczak2dcca0f2020-06-16 10:50:47 -0600287 .tdp_pl4 = 105,
288 }"
Sumeet R Pawnikar1a621502020-07-20 15:44:59 +0530289 register "power_limits_config[POWER_LIMITS_Y_2_CORE]" = "{
290 .tdp_pl1_override = 9,
291 .tdp_pl2_override = 35,
292 .tdp_pl4 = 66,
293 }"
294 register "power_limits_config[POWER_LIMITS_Y_4_CORE]" = "{
295 .tdp_pl1_override = 9,
296 .tdp_pl2_override = 40,
297 .tdp_pl4 = 83,
Sumeet R Pawnikar7d6bc602020-05-08 19:22:07 +0530298 }"
299
300 register "Device4Enable" = "1"
301
Sumeet R Pawnikar9f9b97e2020-06-30 14:18:41 +0530302 register "tcc_offset" = "10" # TCC of 90
303
Cliff Huang2eee6c32021-02-05 14:29:27 -0800304 register "CnviBtCore" = "true"
305
Angel Pons98521c52021-03-01 21:16:49 +0100306 register "CnviBtAudioOffload" = "true"
John Zhaoc8e30972020-09-21 13:20:57 -0700307
Nick Vaccarof9781912020-01-28 18:43:28 -0800308 # Intel Common SoC Config
309 #+-------------------+---------------------------+
310 #| Field | Value |
311 #+-------------------+---------------------------+
Nick Vaccarof9781912020-01-28 18:43:28 -0800312 #| GSPI0 | cr50 TPM. Early init is |
313 #| | required to set up a BAR |
314 #| | for TPM communication |
315 #| | before memory is up |
Alex Levin3bc41cf2020-03-06 10:54:10 -0800316 #| GSPI1 | Fingerprint MCU |
Nick Vaccarof9781912020-01-28 18:43:28 -0800317 #| I2C0 | Audio |
318 #| I2C1 | Touchscreen |
319 #| I2C2 | WLAN, SAR0 |
320 #| I2C3 | Camera, SAR1 |
321 #| I2C5 | Trackpad |
322 #+-------------------+---------------------------+
323 register "common_soc_config" = "{
Nick Vaccarof9781912020-01-28 18:43:28 -0800324 .gspi[0] = {
325 .speed_mhz = 1,
326 .early_init = 1,
327 },
328 .i2c[0] = {
329 .speed = I2C_SPEED_FAST,
330 },
331 .i2c[1] = {
332 .speed = I2C_SPEED_FAST,
333 },
334 .i2c[2] = {
335 .speed = I2C_SPEED_FAST,
336 },
337 .i2c[3] = {
338 .speed = I2C_SPEED_FAST,
339 },
340 .i2c[5] = {
341 .speed = I2C_SPEED_FAST,
342 },
343 }"
344
Venkata Krishna Nimmagadda7368da32020-06-09 00:11:34 -0700345 register "ext_fivr_settings" = "{
346 .configure_ext_fivr = 1,
347 .v1p05_enable_bitmap = FIVR_ENABLE_ALL_SX,
348 .vnn_enable_bitmap = FIVR_ENABLE_ALL_SX,
349 .v1p05_supported_voltage_bitmap = FIVR_VOLTAGE_NORMAL |
350 FIVR_VOLTAGE_MIN_ACTIVE |
351 FIVR_VOLTAGE_MIN_RETENTION,
352 .vnn_supported_voltage_bitmap = FIVR_VOLTAGE_NORMAL |
353 FIVR_VOLTAGE_MIN_ACTIVE |
354 FIVR_VOLTAGE_MIN_RETENTION,
355 .v1p05_icc_max_ma = 500,
356 .vnn_sx_voltage_mv = 1250,
357 }"
358
Shaunak Saha82d51232021-02-17 23:26:43 -0800359 # Acoustic settings
360 register "AcousticNoiseMitigation" = "1"
361 register "SlowSlewRate" = "SLEW_FAST_8"
362 register "FastPkgCRampDisable" = "1"
363
Nick Vaccarof9781912020-01-28 18:43:28 -0800364 device domain 0 on
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700365 device ref igpu on end
366 device ref dptf on
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600367 # Default DPTF Policy for all Volteer boards if not overridden
368 chip drivers/intel/dptf
369 ## Active Policy
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600370 register "policies.active" = "{
371 [0] = {.target = DPTF_CPU,
372 .thresholds = {TEMP_PCT(85, 90),
373 TEMP_PCT(80, 69),
374 TEMP_PCT(75, 56),
375 TEMP_PCT(70, 46),
376 TEMP_PCT(65, 36),}},
377 [1] = {.target = DPTF_TEMP_SENSOR_0,
378 .thresholds = {TEMP_PCT(50, 90),
379 TEMP_PCT(47, 69),
380 TEMP_PCT(45, 56),
381 TEMP_PCT(42, 46),
382 TEMP_PCT(39, 36),}},
383 [2] = {.target = DPTF_TEMP_SENSOR_1,
384 .thresholds = {TEMP_PCT(50, 90),
385 TEMP_PCT(47, 69),
386 TEMP_PCT(45, 56),
387 TEMP_PCT(42, 46),
388 TEMP_PCT(39, 36),}},
389 [3] = {.target = DPTF_TEMP_SENSOR_2,
390 .thresholds = {TEMP_PCT(50, 90),
391 TEMP_PCT(47, 69),
392 TEMP_PCT(45, 56),
393 TEMP_PCT(42, 46),
394 TEMP_PCT(39, 36),}},
395 [4] = {.target = DPTF_TEMP_SENSOR_3,
396 .thresholds = {TEMP_PCT(50, 90),
397 TEMP_PCT(47, 69),
398 TEMP_PCT(45, 56),
399 TEMP_PCT(42, 46),
400 TEMP_PCT(39, 36),}}}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600401
402 ## Passive Policy
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600403 register "policies.passive" = "{
404 [0] = DPTF_PASSIVE(CPU, CPU, 95, 5000),
405 [1] = DPTF_PASSIVE(CPU, TEMP_SENSOR_1, 65, 6000),
406 [2] = DPTF_PASSIVE(CHARGER, TEMP_SENSOR_0, 65, 6000),
407 [3] = DPTF_PASSIVE(CPU, TEMP_SENSOR_2, 65, 6000),
408 [4] = DPTF_PASSIVE(CPU, TEMP_SENSOR_3, 65, 6000)}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600409
410 ## Critical Policy
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600411 register "policies.critical" = "{
412 [0] = DPTF_CRITICAL(CPU, 105, SHUTDOWN),
413 [1] = DPTF_CRITICAL(TEMP_SENSOR_0, 75, SHUTDOWN),
414 [2] = DPTF_CRITICAL(TEMP_SENSOR_1, 75, SHUTDOWN),
415 [3] = DPTF_CRITICAL(TEMP_SENSOR_2, 75, SHUTDOWN),
416 [4] = DPTF_CRITICAL(TEMP_SENSOR_3, 75, SHUTDOWN)}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600417
418 ## Power Limits Control
Sumeet R Pawnikar88352c52020-10-08 21:15:42 +0530419 # 3-15W PL1 in 200mW increments, avg over 28-32s interval
420 # PL2 ranges from 15 to 60W, avg over 28-32s interval
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600421 register "controls.power_limits" = "{
422 .pl1 = {.min_power = 3000,
423 .max_power = 15000,
424 .time_window_min = 28 * MSECS_PER_SEC,
425 .time_window_max = 32 * MSECS_PER_SEC,
426 .granularity = 200,},
Sumeet R Pawnikara97fb7f2020-12-04 11:48:24 +0530427 .pl2 = {.min_power = 60000,
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600428 .max_power = 60000,
429 .time_window_min = 28 * MSECS_PER_SEC,
430 .time_window_max = 32 * MSECS_PER_SEC,
431 .granularity = 1000,}}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600432
433 ## Charger Performance Control (Control, mA)
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600434 register "controls.charger_perf" = "{
435 [0] = { 255, 1700 },
436 [1] = { 24, 1500 },
437 [2] = { 16, 1000 },
438 [3] = { 8, 500 }}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600439
440 ## Fan Performance Control (Percent, Speed, Noise, Power)
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600441 register "controls.fan_perf" = "{
442 [0] = { 90, 6700, 220, 2200, },
443 [1] = { 80, 5800, 180, 1800, },
444 [2] = { 70, 5000, 145, 1450, },
445 [3] = { 60, 4900, 115, 1150, },
446 [4] = { 50, 3838, 90, 900, },
447 [5] = { 40, 2904, 55, 550, },
448 [6] = { 30, 2337, 30, 300, },
449 [7] = { 20, 1608, 15, 150, },
450 [8] = { 10, 800, 10, 100, },
451 [9] = { 0, 0, 0, 50, }}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600452
453 # Fan options
454 register "options.fan.fine_grained_control" = "1"
455 register "options.fan.step_size" = "2"
456
457 device generic 0 on end
458 end
459 end # DPTF 0x9A03
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700460 device ref gna on end
461 device ref north_xhci on end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700462 device ref south_xhci on end
463 device ref shared_ram on end
Furquan Shaikhedac4ef2020-10-09 08:50:14 -0700464 device ref cnvi_wifi on
465 chip drivers/wifi/generic
466 register "wake" = "GPE0_PME_B0"
467 device generic 0 on end
468 end
Srinidhi N Kaushikac7d6b42020-03-05 17:19:51 -0800469 end
Tim Wawrzynczakc8340d42020-12-09 09:40:23 -0700470 # MIPI camera devices are on I2C buses 2 and 3
471 device ref i2c2 on end
472 device ref i2c3 on end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700473 device ref heci1 on end
474 device ref sata on end
475 device ref pcie_rp1 on end
476 device ref pcie_rp7 on end
Duncan Laurie9d0fde32020-11-09 09:36:31 -0800477 device ref pcie_rp8 on
478 probe DB_SD SD_GL9755S
479 probe DB_SD SD_RTS5261
Duncan Laurie912d9ec2020-11-30 10:09:42 -0800480 probe DB_SD SD_RTS5227S
481 probe DB_SD SD_GL9750
482 probe DB_SD SD_OZ711LV2LN
Duncan Laurie9d0fde32020-11-09 09:36:31 -0800483 chip soc/intel/common/block/pcie/rtd3
484 register "enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_D16)"
485 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_H3)"
486 register "srcclk_pin" = "3"
487 device generic 0 on
488 probe DB_SD SD_GL9755S
Duncan Laurie912d9ec2020-11-30 10:09:42 -0800489 probe DB_SD SD_RTS5227S
490 probe DB_SD SD_GL9750
491 probe DB_SD SD_OZ711LV2LN
Duncan Laurie9d0fde32020-11-09 09:36:31 -0800492 end
493 end
494 chip soc/intel/common/block/pcie/rtd3
495 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_H3)"
496 register "srcclk_pin" = "3"
497 register "is_external" = "1"
498 device generic 1 on
499 probe DB_SD SD_RTS5261
500 end
501 end
502 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700503 device ref pcie_rp9 on end
504 device ref pcie_rp11 on end
505 device ref uart0 on end
506 device ref gspi0 on
Nick Vaccarof9781912020-01-28 18:43:28 -0800507 chip drivers/spi/acpi
508 register "hid" = "ACPI_DT_NAMESPACE_HID"
509 register "compat_string" = ""google,cr50""
510 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_C21_IRQ)"
Furquan Shaikh522174b2021-09-16 16:54:04 -0700511 device spi 0 alias spi_tpm on end
Nick Vaccarof9781912020-01-28 18:43:28 -0800512 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700513 end
514 device ref gspi1 on
Alex Levin3bc41cf2020-03-06 10:54:10 -0800515 chip drivers/spi/acpi
516 register "name" = ""CRFP""
517 register "hid" = "ACPI_DT_NAMESPACE_HID"
518 register "uid" = "1"
519 register "compat_string" = ""google,cros-ec-spi""
520 register "irq_gpio" = "ACPI_GPIO_IRQ_LEVEL_LOW_WAKE(GPP_C20)"
521 device spi 0 on end
522 end # FPMCU
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700523 end
524 device ref pch_espi on
Nick Vaccaro9a3486e2020-04-17 10:14:57 -0700525 chip ec/google/chromeec
526 device pnp 0c09.0 on end
527 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700528 end
Nick Vaccarof9781912020-01-28 18:43:28 -0800529 end
530end