blob: 9d044b95ea801ae0f573809e99dc302217403502 [file] [log] [blame]
Duncan Laurie9db8c252020-05-10 11:16:45 -07001fw_config
Nick Vaccaro2cc06002020-06-18 12:19:08 -07002 field DB_USB 0 3
3 option USB_ABSENT 0
4 option USB4_GEN2 1
5 option USB3_ACTIVE 2
6 option USB4_GEN3 3
7 option USB3_PASSIVE 4
8 option USB3_NO_A 5
Duncan Laurie9db8c252020-05-10 11:16:45 -07009 end
10 field THERMAL 4 7 end
11 field AUDIO 8 10
12 option NONE 0
13 option MAX98357_ALC5682I_I2S 1
14 option MAX98373_ALC5682I_I2S 2
15 option MAX98373_ALC5682_SNDW 3
16 end
17 field TABLETMODE 11
Nick Vaccaro2cc06002020-06-18 12:19:08 -070018 option TABLETMODE_DISABLED 0
19 option TABLETMODE_ENABLED 1
Duncan Laurie9db8c252020-05-10 11:16:45 -070020 end
Nick Vaccaro2cc06002020-06-18 12:19:08 -070021 field DB_LTE 12 13
22 option LTE_ABSENT 0
23 option LTE_PRESENT 1
24 end
25 field DB_SD 16 19
26 option SD_ABSENT 0
27 option SD_GL9755S 1
28 option SD_RTS5261 2
Duncan Laurie9db8c252020-05-10 11:16:45 -070029 end
30end
31
Nick Vaccarof9781912020-01-28 18:43:28 -080032chip soc/intel/tigerlake
33
34 device cpu_cluster 0 on
35 device lapic 0 on end
36 end
37
38 # GPE configuration
39 # Note that GPE events called out in ASL code rely on this
40 # route. i.e. If this route changes then the affected GPE
41 # offset bits also need to be changed.
42 register "pmc_gpe0_dw0" = "GPP_C"
43 register "pmc_gpe0_dw1" = "GPP_D"
44 register "pmc_gpe0_dw2" = "GPP_E"
45
46 # FSP configuration
47 register "SaGv" = "SaGv_Disabled"
48 register "SmbusEnable" = "0"
49
50 register "usb2_ports[0]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port A0
51 register "usb2_ports[1]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port A1
52 register "usb2_ports[2]" = "USB2_PORT_MID(OC_SKIP)" # M.2 WWAN
53 register "usb2_ports[3]" = "USB2_PORT_MID(OC_SKIP)" # Type-A / Type-C Cl
54 register "usb2_ports[4]" = "USB2_PORT_MID(OC_SKIP)" # M.2 Camera
55 register "usb2_ports[5]" = "USB2_PORT_EMPTY" # Type-A / Type-C Not Used
56 register "usb2_ports[6]" = "USB2_PORT_EMPTY" # Type-A / Type-C Not Used
57 register "usb2_ports[7]" = "USB2_PORT_EMPTY" # Type-A / Type-C Not Used
58 register "usb2_ports[8]" = "USB2_PORT_MID(OC_SKIP)" # Type-A / Type-C Co
59 register "usb2_ports[9]" = "USB2_PORT_MID(OC_SKIP)" # M.2 Bluetooth
60
61 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC1)" # USB3/2 Type A port A0
62 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC2)" # USB3/2 Type A port A1
63 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC_SKIP)" # M.2 WWAN
64 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC_SKIP)" # M.2 Camera
65
Nick Vaccarof9781912020-01-28 18:43:28 -080066 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
67 register "gen1_dec" = "0x00fc0801"
68 register "gen2_dec" = "0x000c0201"
69 # EC memory map range is 0x900-0x9ff
70 register "gen3_dec" = "0x00fc0901"
71
72 # Enable NVMe PCIE 9 using clk 0
73 register "PcieRpEnable[8]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -070074 register "PcieRpLtrEnable[8]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -080075 register "PcieClkSrcUsage[0]" = "8"
76 register "PcieClkSrcClkReq[0]" = "0"
77
Venkata Krishna Nimmagaddac34bb382020-01-15 10:13:26 -080078 # Enable Optane PCIE 11 using clk 0
79 register "PcieRpEnable[10]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -070080 register "PcieRpLtrEnable[10]" = "1"
Venkata Krishna Nimmagaddac34bb382020-01-15 10:13:26 -080081 register "HybridStorageMode" = "1"
82
Nick Vaccarof9781912020-01-28 18:43:28 -080083 # Enable SD Card PCIE 8 using clk 3
84 register "PcieRpEnable[7]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -070085 register "PcieRpLtrEnable[7]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -080086 register "PcieClkSrcUsage[3]" = "7"
87 register "PcieClkSrcClkReq[3]" = "3"
88
89 # Enable WLAN PCIE 7 using clk 1
90 register "PcieRpEnable[6]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -070091 register "PcieRpLtrEnable[6]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -080092 register "PcieClkSrcUsage[1]" = "6"
93 register "PcieClkSrcClkReq[1]" = "1"
94
Nick Vaccarof9781912020-01-28 18:43:28 -080095 # Mark SRCCLKREQ pins as unused that are routed for a Non-Clkreq functionality
Alex Levina53dbd42020-03-09 16:52:59 -070096 register "PcieClkSrcUsage[2]" = "0xFF"
Nick Vaccarof9781912020-01-28 18:43:28 -080097 register "PcieClkSrcUsage[4]" = "0xFF"
98 register "PcieClkSrcUsage[5]" = "0xFF"
99 register "PcieClkSrcUsage[6]" = "0xFF"
100
101 # Enable SATA
102 register "SataEnable" = "1"
103 register "SataMode" = "0"
104 register "SataSalpSupport" = "1"
105 register "SataPortsEnable[0]" = "0"
106 register "SataPortsEnable[1]" = "1"
107 register "SataPortsDevSlp[0]" = "0"
Wonkyu Kimb8bfe142020-04-21 17:07:57 -0700108 register "SataPortsDevSlp[1]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -0800109
110 register "SerialIoI2cMode" = "{
111 [PchSerialIoIndexI2C0] = PchSerialIoPci,
112 [PchSerialIoIndexI2C1] = PchSerialIoPci,
113 [PchSerialIoIndexI2C2] = PchSerialIoPci,
114 [PchSerialIoIndexI2C3] = PchSerialIoPci,
115 [PchSerialIoIndexI2C4] = PchSerialIoDisabled,
116 [PchSerialIoIndexI2C5] = PchSerialIoPci,
117 }"
118
119 register "SerialIoGSpiMode" = "{
120 [PchSerialIoIndexGSPI0] = PchSerialIoPci,
121 [PchSerialIoIndexGSPI1] = PchSerialIoPci,
122 [PchSerialIoIndexGSPI2] = PchSerialIoDisabled,
123 [PchSerialIoIndexGSPI3] = PchSerialIoDisabled,
124 }"
125
126 register "SerialIoGSpiCsMode" = "{
127 [PchSerialIoIndexGSPI0] = 1,
128 [PchSerialIoIndexGSPI1] = 1,
129 [PchSerialIoIndexGSPI2] = 0,
130 [PchSerialIoIndexGSPI3] = 0,
131 }"
132
133 register "SerialIoGSpiCsState" = "{
134 [PchSerialIoIndexGSPI0] = 0,
135 [PchSerialIoIndexGSPI1] = 0,
136 [PchSerialIoIndexGSPI2] = 0,
137 [PchSerialIoIndexGSPI3] = 0,
138 }"
139
140 register "SerialIoUartMode" = "{
141 [PchSerialIoIndexUART0] = PchSerialIoPci,
142 [PchSerialIoIndexUART1] = PchSerialIoDisabled,
143 [PchSerialIoIndexUART2] = PchSerialIoDisabled,
144 }"
145
Srinidhi N Kaushik22d5b072020-03-06 10:47:17 -0800146 # HD Audio
147 register "PchHdaDspEnable" = "1"
148 register "PchHdaAudioLinkHdaEnable" = "0"
Duncan Laurie4dffa9c2020-05-10 11:20:20 -0700149 register "PchHdaAudioLinkDmicEnable[0]" = "0"
150 register "PchHdaAudioLinkDmicEnable[1]" = "0"
151 register "PchHdaAudioLinkSspEnable[0]" = "0"
152 register "PchHdaAudioLinkSspEnable[1]" = "0"
153 register "PchHdaAudioLinkSndwEnable[0]" = "0"
154 register "PchHdaAudioLinkSndwEnable[1]" = "0"
Srinidhi N Kaushik22d5b072020-03-06 10:47:17 -0800155
Brandon Breitenstein01ec7132020-03-06 10:51:30 -0800156 # TCSS USB3
157 register "TcssXhciEn" = "1"
Brandon Breitensteinb7911c82020-04-06 15:34:19 -0700158 register "TcssAuxOri" = "1"
159 register "IomTypeCPortPadCfg[0]" = "0x090E000A"
160 register "IomTypeCPortPadCfg[1]" = "0x090E000D"
Brandon Breitensteinc9a34512020-06-10 17:04:29 -0700161 register "IomTypeCPortPadCfg[2]" = "0x09000000"
162 register "IomTypeCPortPadCfg[3]" = "0x09000000"
163 register "IomTypeCPortPadCfg[4]" = "0x09000000"
164 register "IomTypeCPortPadCfg[5]" = "0x09000000"
165 register "IomTypeCPortPadCfg[6]" = "0x09000000"
166 register "IomTypeCPortPadCfg[7]" = "0x09000000"
Brandon Breitensteinb7911c82020-04-06 15:34:19 -0700167
John Zhaof5b33c02020-05-19 15:29:07 -0700168 # D3Hot and D3Cold for TCSS
169 register "TcssD3HotEnable" = "1"
John Zhao2c807ff2020-06-18 00:25:51 -0700170 register "TcssD3ColdEnable" = "0"
John Zhaof5b33c02020-05-19 15:29:07 -0700171
Nick Vaccarof9781912020-01-28 18:43:28 -0800172 # DP port
173 register "DdiPortAConfig" = "1" # eDP
174 register "DdiPortBConfig" = "0"
175
176 register "DdiPortAHpd" = "1"
177 register "DdiPortBHpd" = "1"
178 register "DdiPortCHpd" = "0"
179 register "DdiPort1Hpd" = "1"
180 register "DdiPort2Hpd" = "1"
181 register "DdiPort3Hpd" = "0"
182 register "DdiPort4Hpd" = "0"
183
184 register "DdiPortADdc" = "0"
185 register "DdiPortBDdc" = "1"
186 register "DdiPortCDdc" = "0"
187 register "DdiPort1Ddc" = "0"
188 register "DdiPort2Ddc" = "0"
189 register "DdiPort3Ddc" = "0"
190 register "DdiPort4Ddc" = "0"
191
192 # Disable PM to allow for shorter irq pulses
193 register "gpio_override_pm" = "1"
194 register "gpio_pm[0]" = "0"
195 register "gpio_pm[1]" = "0"
196 register "gpio_pm[2]" = "0"
197 register "gpio_pm[3]" = "0"
198 register "gpio_pm[4]" = "0"
199
200 # Enable "Intel Speed Shift Technology"
201 register "speed_shift_enable" = "1"
202
203 # Enable S0ix
204 register "s0ix_enable" = "1"
205
Sumeet R Pawnikar7d6bc602020-05-08 19:22:07 +0530206 # Enable DPTF
207 register "dptf_enable" = "1"
208
Tim Wawrzynczak2dcca0f2020-06-16 10:50:47 -0600209 register "power_limits_config[POWER_LIMITS_U_4_CORE]" = "{
Sumeet R Pawnikar7d6bc602020-05-08 19:22:07 +0530210 .tdp_pl1_override = 15,
211 .tdp_pl2_override = 60,
Tim Wawrzynczak2dcca0f2020-06-16 10:50:47 -0600212 .tdp_pl4 = 105,
213 }"
214 register "power_limits_config[POWER_LIMITS_U_2_CORE]" = "{
215 .tdp_pl1_override = 15,
216 .tdp_pl2_override = 38,
217 .tdp_pl4 = 71,
Sumeet R Pawnikar7d6bc602020-05-08 19:22:07 +0530218 }"
219
220 register "Device4Enable" = "1"
221
Nick Vaccarof9781912020-01-28 18:43:28 -0800222 # Intel Common SoC Config
223 #+-------------------+---------------------------+
224 #| Field | Value |
225 #+-------------------+---------------------------+
226 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
227 #| GSPI0 | cr50 TPM. Early init is |
228 #| | required to set up a BAR |
229 #| | for TPM communication |
230 #| | before memory is up |
Alex Levin3bc41cf2020-03-06 10:54:10 -0800231 #| GSPI1 | Fingerprint MCU |
Nick Vaccarof9781912020-01-28 18:43:28 -0800232 #| I2C0 | Audio |
233 #| I2C1 | Touchscreen |
234 #| I2C2 | WLAN, SAR0 |
235 #| I2C3 | Camera, SAR1 |
236 #| I2C5 | Trackpad |
237 #+-------------------+---------------------------+
238 register "common_soc_config" = "{
239 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
240 .gspi[0] = {
241 .speed_mhz = 1,
242 .early_init = 1,
243 },
244 .i2c[0] = {
245 .speed = I2C_SPEED_FAST,
246 },
247 .i2c[1] = {
248 .speed = I2C_SPEED_FAST,
249 },
250 .i2c[2] = {
251 .speed = I2C_SPEED_FAST,
252 },
253 .i2c[3] = {
254 .speed = I2C_SPEED_FAST,
255 },
256 .i2c[5] = {
257 .speed = I2C_SPEED_FAST,
258 },
259 }"
260
Venkata Krishna Nimmagadda7368da32020-06-09 00:11:34 -0700261 register "ext_fivr_settings" = "{
262 .configure_ext_fivr = 1,
263 .v1p05_enable_bitmap = FIVR_ENABLE_ALL_SX,
264 .vnn_enable_bitmap = FIVR_ENABLE_ALL_SX,
265 .v1p05_supported_voltage_bitmap = FIVR_VOLTAGE_NORMAL |
266 FIVR_VOLTAGE_MIN_ACTIVE |
267 FIVR_VOLTAGE_MIN_RETENTION,
268 .vnn_supported_voltage_bitmap = FIVR_VOLTAGE_NORMAL |
269 FIVR_VOLTAGE_MIN_ACTIVE |
270 FIVR_VOLTAGE_MIN_RETENTION,
271 .v1p05_icc_max_ma = 500,
272 .vnn_sx_voltage_mv = 1250,
273 }"
274
Nick Vaccarof9781912020-01-28 18:43:28 -0800275 device domain 0 on
276 #From EDS(575683)
277 device pci 00.0 on end # Host Bridge 0x9A14:U/0x9A12:Y
278 device pci 02.0 on end # Graphics
279 device pci 04.0 on end # DPTF 0x9A03
280 device pci 05.0 off end # IPU 0x9A19
281 device pci 06.0 off end # PEG60 0x9A09
John Zhao5d79a0c2020-05-13 16:44:38 -0700282 device pci 07.0 on end # TBT_PCIe0 0x9A23
283 device pci 07.1 on end # TBT_PCIe1 0x9A25
284 device pci 07.2 off end # TBT_PCIe2 0x9A27
285 device pci 07.3 off end # TBT_PCIe3 0x9A29
Nick Vaccarof9781912020-01-28 18:43:28 -0800286 device pci 08.0 on end # GNA 0x9A11
287 device pci 09.0 off end # NPK 0x9A33
288 device pci 0a.0 off end # Crash-log SRAM 0x9A0D
289 device pci 0d.0 on end # USB xHCI 0x9A13
290 device pci 0d.1 off end # USB xDCI (OTG) 0x9A15
John Zhao5d79a0c2020-05-13 16:44:38 -0700291 device pci 0d.2 on end # TBT DMA0 0x9A1B
Nick Vaccarof9781912020-01-28 18:43:28 -0800292 device pci 0d.3 off end # TBT DMA1 0x9A1D
293 device pci 0e.0 off end # VMD 0x9A0B
294
295 # From PCH EDS(576591)
Nick Vaccarof9781912020-01-28 18:43:28 -0800296 device pci 10.2 on end # CNVi: BT 0xA0F5 - A0F7
297 device pci 10.6 off end # THC0 0xA0D0
298 device pci 10.7 off end # THC1 0xA0D1
299
Nick Vaccarof9781912020-01-28 18:43:28 -0800300 device pci 12.0 off end # SensorHUB 0xA0FC
301 device pci 12.6 off end # GSPI2 0x34FB
302
303 device pci 13.0 off end # GSPI3 0xA0FD
Nick Vaccarof9781912020-01-28 18:43:28 -0800304
305 device pci 14.0 on end # USB3.1 xHCI 0xA0ED
306 device pci 14.1 off end # USB3.1 xDCI 0xA0EE
307 device pci 14.2 on end # Shared RAM 0xA0EF
Srinidhi N Kaushikac7d6b42020-03-05 17:19:51 -0800308 chip drivers/intel/wifi
309 register "wake" = "GPE0_PME_B0"
310 device pci 14.3 on end # CNVi: WiFi 0xA0F0 - A0F3
311 end
Duncan Laurie4dffa9c2020-05-10 11:20:20 -0700312 device pci 15.0 on end # I2C #0 0xA0E8
Alex Levin34d9e682020-04-20 21:55:24 -0700313 device pci 15.1 on
314 chip drivers/i2c/hid
315 register "generic.hid" = ""GDIX0000""
316 register "generic.desc" = ""Goodix Touchscreen""
317 register "generic.irq" = "ACPI_IRQ_EDGE_LOW(GPP_E7_IRQ)"
318 register "generic.probed" = "1"
319 register "generic.reset_gpio" =
320 "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_C10)"
321 register "generic.reset_delay_ms" = "120"
322 register "generic.reset_off_delay_ms" = "3"
323 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_A8)"
324 register "generic.enable_delay_ms" = "12"
325 register "generic.has_power_resource" = "1"
326 register "hid_desc_reg_offset" = "0x01"
327 device i2c 14 on end
328 end
329 chip drivers/i2c/hid
330 register "generic.hid" = ""ELAN90FC""
331 register "generic.desc" = ""ELAN Touchscreen""
332 register "generic.irq" = "ACPI_IRQ_EDGE_LOW(GPP_E7_IRQ)"
333 register "generic.probed" = "1"
334 register "generic.reset_gpio" =
335 "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_C10)"
336 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_A8)"
337 register "generic.reset_delay_ms" = "20"
338 register "generic.has_power_resource" = "1"
339 register "generic.disable_gpio_export_in_crs" = "1"
340 register "hid_desc_reg_offset" = "0x01"
341 device i2c 10 on end
342 end
343 end # I2C1 0xA0E9
Nick Vaccarof9781912020-01-28 18:43:28 -0800344 device pci 15.2 on
345 chip drivers/i2c/sx9310
346 register "desc" = ""SAR0 Proximity Sensor""
347 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_F14_IRQ)"
348 register "speed" = "I2C_SPEED_FAST"
349 register "uid" = "0"
350 register "reg_prox_ctrl0" = "0x10"
351 register "reg_prox_ctrl1" = "0x00"
352 register "reg_prox_ctrl2" = "0x84"
353 register "reg_prox_ctrl3" = "0x0e"
354 register "reg_prox_ctrl4" = "0x07"
355 register "reg_prox_ctrl5" = "0xc6"
356 register "reg_prox_ctrl6" = "0x20"
357 register "reg_prox_ctrl7" = "0x0d"
358 register "reg_prox_ctrl8" = "0x8d"
359 register "reg_prox_ctrl9" = "0x43"
360 register "reg_prox_ctrl10" = "0x1f"
361 register "reg_prox_ctrl11" = "0x00"
362 register "reg_prox_ctrl12" = "0x00"
363 register "reg_prox_ctrl13" = "0x00"
364 register "reg_prox_ctrl14" = "0x00"
365 register "reg_prox_ctrl15" = "0x00"
366 register "reg_prox_ctrl16" = "0x00"
367 register "reg_prox_ctrl17" = "0x00"
368 register "reg_prox_ctrl18" = "0x00"
369 register "reg_prox_ctrl19" = "0x00"
370 register "reg_sar_ctrl0" = "0x50"
371 register "reg_sar_ctrl1" = "0x8a"
372 register "reg_sar_ctrl2" = "0x3c"
373 device i2c 28 on end
374 end
375 end # I2C2 0xA0EA
376 device pci 15.3 on end # I2C3 0xA0EB
377
378 device pci 16.0 on end # HECI1 0xA0E0
379 device pci 16.1 off end # HECI2 0xA0E1
380 device pci 16.2 off end # CSME 0xA0E2
381 device pci 16.3 off end # CSME 0xA0E3
382 device pci 16.4 off end # HECI3 0xA0E4
383 device pci 16.5 off end # HECI4 0xA0E5
384
385 device pci 17.0 on end # SATA 0xA0D3
386
387 device pci 19.0 on end # I2C4 0xA0C5
388 device pci 19.1 on
389 chip drivers/i2c/generic
390 register "hid" = ""ELAN0000""
391 register "desc" = ""ELAN Touchpad""
William Weid9cd0642020-05-20 14:30:13 +0800392 register "irq" = "ACPI_IRQ_WAKE_LEVEL_LOW(GPP_E15_IRQ)"
393 register "wake" = "GPE0_DW2_15"
Nick Vaccarof9781912020-01-28 18:43:28 -0800394 register "probed" = "1"
395 device i2c 15 on end
396 end
397 end # I2C5 0xA0C6
398 device pci 19.2 off end # UART2 0xA0C7
399
400 device pci 1c.0 on end # RP1 0xA0B8
401 device pci 1c.1 off end # RP2 0xA0B9
402 device pci 1c.2 off end # RP3 0xA0BA
403 device pci 1c.3 off end # RP4 0xA0BB
404 device pci 1c.4 off end # RP5 0xA0BC
Alex Levina53dbd42020-03-09 16:52:59 -0700405 device pci 1c.5 off end # WWAN RP6 0xA0BD
Nick Vaccarof9781912020-01-28 18:43:28 -0800406 device pci 1c.6 on end # RP7 0xA0BE
407 device pci 1c.7 on end # SD Card RP8 0xA0BF
408
409 device pci 1d.0 on end # RP9 0xA0B0
410 device pci 1d.1 off end # RP10 0xA0B1
Venkata Krishna Nimmagaddac34bb382020-01-15 10:13:26 -0800411 device pci 1d.2 on end # RP11 0xA0B2
Nick Vaccarof9781912020-01-28 18:43:28 -0800412 device pci 1d.3 off end # RP12 0xA0B3
Nick Vaccarof9781912020-01-28 18:43:28 -0800413
414 device pci 1e.0 on end # UART0 0xA0A8
415 device pci 1e.1 off end # UART1 0xA0A9
416 device pci 1e.2 on
417 chip drivers/spi/acpi
418 register "hid" = "ACPI_DT_NAMESPACE_HID"
419 register "compat_string" = ""google,cr50""
420 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_C21_IRQ)"
421 device spi 0 on end
422 end
Tim Wawrzynczak6d20d0c2020-05-13 17:00:33 -0600423 end # GSPI0 0xA0AA
Alex Levin3bc41cf2020-03-06 10:54:10 -0800424 device pci 1e.3 on
425 chip drivers/spi/acpi
426 register "name" = ""CRFP""
427 register "hid" = "ACPI_DT_NAMESPACE_HID"
428 register "uid" = "1"
429 register "compat_string" = ""google,cros-ec-spi""
430 register "irq_gpio" = "ACPI_GPIO_IRQ_LEVEL_LOW_WAKE(GPP_C20)"
431 device spi 0 on end
432 end # FPMCU
Tim Wawrzynczak6d20d0c2020-05-13 17:00:33 -0600433 end # GSPI1 0xA0AB
Nick Vaccaro9a3486e2020-04-17 10:14:57 -0700434 device pci 1f.0 on
435 chip ec/google/chromeec
436 device pnp 0c09.0 on end
437 end
Tim Wawrzynczak6d20d0c2020-05-13 17:00:33 -0600438 end # eSPI 0xA080 - A09F
Nick Vaccarof9781912020-01-28 18:43:28 -0800439 device pci 1f.1 off end # P2SB 0xA0A0
Tim Wawrzynczak6d20d0c2020-05-13 17:00:33 -0600440 device pci 1f.2 hidden end # PMC 0xA0A1
Duncan Laurie4dffa9c2020-05-10 11:20:20 -0700441 device pci 1f.3 on end # Intel HD audio 0xA0C8-A0CF
Nick Vaccarof9781912020-01-28 18:43:28 -0800442 device pci 1f.4 off end # SMBus 0xA0A3
443 device pci 1f.5 on end # SPI 0xA0A4
444 device pci 1f.6 off end # GbE 0x15E1/0x15E2
445 device pci 1f.7 off end # TH 0xA0A6
446 end
447end