blob: 50be7367daeae0fe771e560ad16647409055484c [file] [log] [blame]
Duncan Laurie9db8c252020-05-10 11:16:45 -07001fw_config
Nick Vaccaro2cc06002020-06-18 12:19:08 -07002 field DB_USB 0 3
3 option USB_ABSENT 0
4 option USB4_GEN2 1
5 option USB3_ACTIVE 2
6 option USB4_GEN3 3
7 option USB3_PASSIVE 4
8 option USB3_NO_A 5
Duncan Laurie5abf0402020-10-28 15:14:27 -07009 option USB3_NO_C 6
Duncan Laurie9db8c252020-05-10 11:16:45 -070010 end
11 field THERMAL 4 7 end
12 field AUDIO 8 10
13 option NONE 0
14 option MAX98357_ALC5682I_I2S 1
15 option MAX98373_ALC5682I_I2S 2
16 option MAX98373_ALC5682_SNDW 3
Frank Wu362bcee2020-08-19 09:56:43 +080017 option MAX98373_ALC5682I_I2S_UP4 4
Wisley Chen35010ef2020-11-06 17:16:59 +080018 option MAX98360_ALC5682I_I2S 5
Duncan Laurie9db8c252020-05-10 11:16:45 -070019 end
20 field TABLETMODE 11
Nick Vaccaro2cc06002020-06-18 12:19:08 -070021 option TABLETMODE_DISABLED 0
22 option TABLETMODE_ENABLED 1
Duncan Laurie9db8c252020-05-10 11:16:45 -070023 end
Nick Vaccaro2cc06002020-06-18 12:19:08 -070024 field DB_LTE 12 13
25 option LTE_ABSENT 0
26 option LTE_PRESENT 1
27 end
Duncan Laurie14efbb42020-09-08 20:35:06 +000028 field KB_BL 14
29 option KB_BL_ABSENT 0
30 option KB_BL_PRESENT 1
31 end
32 field NUMPAD 15
33 option NUMPAD_ABSENT 0
34 option NUMPAD_PRESENT 1
35 end
Nick Vaccaro2cc06002020-06-18 12:19:08 -070036 field DB_SD 16 19
37 option SD_ABSENT 0
38 option SD_GL9755S 1
39 option SD_RTS5261 2
Duncan Laurie9db8c252020-05-10 11:16:45 -070040 end
41end
42
Nick Vaccarof9781912020-01-28 18:43:28 -080043chip soc/intel/tigerlake
44
45 device cpu_cluster 0 on
46 device lapic 0 on end
47 end
48
49 # GPE configuration
50 # Note that GPE events called out in ASL code rely on this
51 # route. i.e. If this route changes then the affected GPE
52 # offset bits also need to be changed.
53 register "pmc_gpe0_dw0" = "GPP_C"
54 register "pmc_gpe0_dw1" = "GPP_D"
55 register "pmc_gpe0_dw2" = "GPP_E"
56
Jamie Ryu154625b2020-06-12 02:59:26 -070057 # Enable heci communication
58 register "HeciEnabled" = "1"
59
Nick Vaccarof9781912020-01-28 18:43:28 -080060 # FSP configuration
Shreesh Chhabbi37086872020-06-17 12:40:42 -070061 register "SaGv" = "SaGv_Enabled"
Nick Vaccarof9781912020-01-28 18:43:28 -080062 register "SmbusEnable" = "0"
63
64 register "usb2_ports[0]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port A0
65 register "usb2_ports[1]" = "USB2_PORT_MID(OC_SKIP)" # Type-A Port A1
66 register "usb2_ports[2]" = "USB2_PORT_MID(OC_SKIP)" # M.2 WWAN
67 register "usb2_ports[3]" = "USB2_PORT_MID(OC_SKIP)" # Type-A / Type-C Cl
68 register "usb2_ports[4]" = "USB2_PORT_MID(OC_SKIP)" # M.2 Camera
Nick Vaccarof9781912020-01-28 18:43:28 -080069 register "usb2_ports[8]" = "USB2_PORT_MID(OC_SKIP)" # Type-A / Type-C Co
70 register "usb2_ports[9]" = "USB2_PORT_MID(OC_SKIP)" # M.2 Bluetooth
71
72 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC1)" # USB3/2 Type A port A0
73 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC2)" # USB3/2 Type A port A1
74 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC_SKIP)" # M.2 WWAN
75 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC_SKIP)" # M.2 Camera
76
Nick Vaccarof9781912020-01-28 18:43:28 -080077 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
78 register "gen1_dec" = "0x00fc0801"
79 register "gen2_dec" = "0x000c0201"
80 # EC memory map range is 0x900-0x9ff
81 register "gen3_dec" = "0x00fc0901"
82
83 # Enable NVMe PCIE 9 using clk 0
84 register "PcieRpEnable[8]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -070085 register "PcieRpLtrEnable[8]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -080086 register "PcieClkSrcUsage[0]" = "8"
87 register "PcieClkSrcClkReq[0]" = "0"
88
Venkata Krishna Nimmagaddac34bb382020-01-15 10:13:26 -080089 # Enable Optane PCIE 11 using clk 0
90 register "PcieRpEnable[10]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -070091 register "PcieRpLtrEnable[10]" = "1"
Shaunak Sahab27b0fd2020-09-22 23:09:24 -070092 register "HybridStorageMode" = "0"
Venkata Krishna Nimmagaddac34bb382020-01-15 10:13:26 -080093
Nick Vaccarof9781912020-01-28 18:43:28 -080094 # Enable SD Card PCIE 8 using clk 3
95 register "PcieRpEnable[7]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -070096 register "PcieRpLtrEnable[7]" = "1"
nick_xr_chenf446b812020-06-30 09:34:33 +080097 register "PcieRpHotPlug[7]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -080098 register "PcieClkSrcUsage[3]" = "7"
99 register "PcieClkSrcClkReq[3]" = "3"
100
101 # Enable WLAN PCIE 7 using clk 1
102 register "PcieRpEnable[6]" = "1"
Wonkyu Kime3bf8ba2020-04-07 23:34:12 -0700103 register "PcieRpLtrEnable[6]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -0800104 register "PcieClkSrcUsage[1]" = "6"
105 register "PcieClkSrcClkReq[1]" = "1"
106
Nick Vaccarof9781912020-01-28 18:43:28 -0800107 # Mark SRCCLKREQ pins as unused that are routed for a Non-Clkreq functionality
David Wu7d1a1372020-10-21 10:42:25 +0800108 register "PcieClkSrcUsage[2]" = "PCIE_CLK_NOTUSED"
109 register "PcieClkSrcUsage[4]" = "PCIE_CLK_NOTUSED"
110 register "PcieClkSrcUsage[5]" = "PCIE_CLK_NOTUSED"
111 register "PcieClkSrcUsage[6]" = "PCIE_CLK_NOTUSED"
Nick Vaccarof9781912020-01-28 18:43:28 -0800112
113 # Enable SATA
114 register "SataEnable" = "1"
115 register "SataMode" = "0"
116 register "SataSalpSupport" = "1"
117 register "SataPortsEnable[0]" = "0"
118 register "SataPortsEnable[1]" = "1"
119 register "SataPortsDevSlp[0]" = "0"
Wonkyu Kimb8bfe142020-04-21 17:07:57 -0700120 register "SataPortsDevSlp[1]" = "1"
Shaunak Saha60e6f6e2020-06-15 23:59:52 -0700121 register "SataPortsEnableDitoConfig[1]" = "1"
Nick Vaccarof9781912020-01-28 18:43:28 -0800122
123 register "SerialIoI2cMode" = "{
124 [PchSerialIoIndexI2C0] = PchSerialIoPci,
125 [PchSerialIoIndexI2C1] = PchSerialIoPci,
126 [PchSerialIoIndexI2C2] = PchSerialIoPci,
127 [PchSerialIoIndexI2C3] = PchSerialIoPci,
128 [PchSerialIoIndexI2C4] = PchSerialIoDisabled,
129 [PchSerialIoIndexI2C5] = PchSerialIoPci,
130 }"
131
132 register "SerialIoGSpiMode" = "{
133 [PchSerialIoIndexGSPI0] = PchSerialIoPci,
134 [PchSerialIoIndexGSPI1] = PchSerialIoPci,
135 [PchSerialIoIndexGSPI2] = PchSerialIoDisabled,
136 [PchSerialIoIndexGSPI3] = PchSerialIoDisabled,
137 }"
138
139 register "SerialIoGSpiCsMode" = "{
140 [PchSerialIoIndexGSPI0] = 1,
141 [PchSerialIoIndexGSPI1] = 1,
142 [PchSerialIoIndexGSPI2] = 0,
143 [PchSerialIoIndexGSPI3] = 0,
144 }"
145
146 register "SerialIoGSpiCsState" = "{
Caveh Jalali85e4c432020-09-12 03:05:48 -0700147 [PchSerialIoIndexGSPI0] = 1,
148 [PchSerialIoIndexGSPI1] = 1,
Nick Vaccarof9781912020-01-28 18:43:28 -0800149 [PchSerialIoIndexGSPI2] = 0,
150 [PchSerialIoIndexGSPI3] = 0,
151 }"
152
153 register "SerialIoUartMode" = "{
154 [PchSerialIoIndexUART0] = PchSerialIoPci,
155 [PchSerialIoIndexUART1] = PchSerialIoDisabled,
156 [PchSerialIoIndexUART2] = PchSerialIoDisabled,
157 }"
158
Jamie Ryu80535952020-08-18 19:10:43 -0700159 # Set the minimum assertion width
160 # PchPmSlpS3MinAssert:
161 # - 1: 60us
162 # - 2: 1ms
163 # - 3: 50ms
164 # - 4: 2s
165 register "PchPmSlpS3MinAssert" = "3" # 50ms
166 # PchPmSlpS4MinAssert:
167 # - 1 = 1s
168 # - 2 = 2s
169 # - 3 = 3s
170 # - 4 = 4s
171 register "PchPmSlpS4MinAssert" = "1" # 1s
172 # PchPmSlpSusMinAssert:
173 # - 1 = 0ms
174 # - 2 = 500ms
175 # - 3 = 1s
176 # - 4 = 4s
177 register "PchPmSlpSusMinAssert" = "3" # 1s
178 # PchPmSlpAMinAssert
179 # - 1 = 0ms
180 # - 2 = 4s
181 # - 3 = 98ms
182 # - 4 = 2s
183 register "PchPmSlpAMinAssert" = "3" # 98ms
184
185 # NOTE: Duration programmed in the below register should never be smaller than the
186 # stretch duration programmed in the following registers -
187 # - GEN_PMCON_A.SLP_S3_MIN_ASST_WDTH (PchPmSlpS3MinAssert)
188 # - GEN_PMCON_A.S4MAW (PchPmSlpS4MinAssert)
189 # - PM_CFG.SLP_A_MIN_ASST_WDTH (PchPmSlpAMinAssert)
190 # - PM_CFG.SLP_LAN_MIN_ASST_WDTH
191 register "PchPmPwrCycDur" = "1" # 1s
192
Srinidhi N Kaushik22d5b072020-03-06 10:47:17 -0800193 # HD Audio
194 register "PchHdaDspEnable" = "1"
195 register "PchHdaAudioLinkHdaEnable" = "0"
Duncan Laurie4dffa9c2020-05-10 11:20:20 -0700196 register "PchHdaAudioLinkDmicEnable[0]" = "0"
197 register "PchHdaAudioLinkDmicEnable[1]" = "0"
198 register "PchHdaAudioLinkSspEnable[0]" = "0"
199 register "PchHdaAudioLinkSspEnable[1]" = "0"
200 register "PchHdaAudioLinkSndwEnable[0]" = "0"
201 register "PchHdaAudioLinkSndwEnable[1]" = "0"
Srinidhi N Kaushik22d5b072020-03-06 10:47:17 -0800202
Brandon Breitenstein01ec7132020-03-06 10:51:30 -0800203 # TCSS USB3
204 register "TcssXhciEn" = "1"
Brandon Breitenstein1df3b702020-08-10 15:02:41 -0700205 register "TcssAuxOri" = "0"
206 register "IomTypeCPortPadCfg[0]" = "0x09000000"
207 register "IomTypeCPortPadCfg[1]" = "0x09000000"
Brandon Breitensteinc9a34512020-06-10 17:04:29 -0700208 register "IomTypeCPortPadCfg[2]" = "0x09000000"
209 register "IomTypeCPortPadCfg[3]" = "0x09000000"
210 register "IomTypeCPortPadCfg[4]" = "0x09000000"
211 register "IomTypeCPortPadCfg[5]" = "0x09000000"
212 register "IomTypeCPortPadCfg[6]" = "0x09000000"
213 register "IomTypeCPortPadCfg[7]" = "0x09000000"
Brandon Breitensteinb7911c82020-04-06 15:34:19 -0700214
Nick Vaccarof9781912020-01-28 18:43:28 -0800215 # DP port
216 register "DdiPortAConfig" = "1" # eDP
217 register "DdiPortBConfig" = "0"
218
219 register "DdiPortAHpd" = "1"
220 register "DdiPortBHpd" = "1"
221 register "DdiPortCHpd" = "0"
222 register "DdiPort1Hpd" = "1"
223 register "DdiPort2Hpd" = "1"
224 register "DdiPort3Hpd" = "0"
225 register "DdiPort4Hpd" = "0"
226
227 register "DdiPortADdc" = "0"
228 register "DdiPortBDdc" = "1"
229 register "DdiPortCDdc" = "0"
230 register "DdiPort1Ddc" = "0"
231 register "DdiPort2Ddc" = "0"
232 register "DdiPort3Ddc" = "0"
233 register "DdiPort4Ddc" = "0"
234
Nick Vaccarof9781912020-01-28 18:43:28 -0800235 # Enable S0ix
236 register "s0ix_enable" = "1"
237
Sumeet R Pawnikar7d6bc602020-05-08 19:22:07 +0530238 # Enable DPTF
239 register "dptf_enable" = "1"
240
Sumeet R Pawnikar1a621502020-07-20 15:44:59 +0530241 register "power_limits_config[POWER_LIMITS_U_2_CORE]" = "{
242 .tdp_pl1_override = 15,
243 .tdp_pl2_override = 38,
244 .tdp_pl4 = 71,
245 }"
Tim Wawrzynczak2dcca0f2020-06-16 10:50:47 -0600246 register "power_limits_config[POWER_LIMITS_U_4_CORE]" = "{
Sumeet R Pawnikar7d6bc602020-05-08 19:22:07 +0530247 .tdp_pl1_override = 15,
248 .tdp_pl2_override = 60,
Tim Wawrzynczak2dcca0f2020-06-16 10:50:47 -0600249 .tdp_pl4 = 105,
250 }"
Sumeet R Pawnikar1a621502020-07-20 15:44:59 +0530251 register "power_limits_config[POWER_LIMITS_Y_2_CORE]" = "{
252 .tdp_pl1_override = 9,
253 .tdp_pl2_override = 35,
254 .tdp_pl4 = 66,
255 }"
256 register "power_limits_config[POWER_LIMITS_Y_4_CORE]" = "{
257 .tdp_pl1_override = 9,
258 .tdp_pl2_override = 40,
259 .tdp_pl4 = 83,
Sumeet R Pawnikar7d6bc602020-05-08 19:22:07 +0530260 }"
261
262 register "Device4Enable" = "1"
263
Sumeet R Pawnikar9f9b97e2020-06-30 14:18:41 +0530264 register "tcc_offset" = "10" # TCC of 90
265
John Zhaoc8e30972020-09-21 13:20:57 -0700266 register "CnviBtAudioOffload" = "FORCE_ENABLE"
267
Nick Vaccarof9781912020-01-28 18:43:28 -0800268 # Intel Common SoC Config
269 #+-------------------+---------------------------+
270 #| Field | Value |
271 #+-------------------+---------------------------+
272 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
273 #| GSPI0 | cr50 TPM. Early init is |
274 #| | required to set up a BAR |
275 #| | for TPM communication |
276 #| | before memory is up |
Alex Levin3bc41cf2020-03-06 10:54:10 -0800277 #| GSPI1 | Fingerprint MCU |
Nick Vaccarof9781912020-01-28 18:43:28 -0800278 #| I2C0 | Audio |
279 #| I2C1 | Touchscreen |
280 #| I2C2 | WLAN, SAR0 |
281 #| I2C3 | Camera, SAR1 |
282 #| I2C5 | Trackpad |
283 #+-------------------+---------------------------+
284 register "common_soc_config" = "{
285 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
286 .gspi[0] = {
287 .speed_mhz = 1,
288 .early_init = 1,
289 },
290 .i2c[0] = {
291 .speed = I2C_SPEED_FAST,
292 },
293 .i2c[1] = {
294 .speed = I2C_SPEED_FAST,
295 },
296 .i2c[2] = {
297 .speed = I2C_SPEED_FAST,
298 },
299 .i2c[3] = {
300 .speed = I2C_SPEED_FAST,
301 },
302 .i2c[5] = {
303 .speed = I2C_SPEED_FAST,
304 },
305 }"
306
Venkata Krishna Nimmagadda7368da32020-06-09 00:11:34 -0700307 register "ext_fivr_settings" = "{
308 .configure_ext_fivr = 1,
309 .v1p05_enable_bitmap = FIVR_ENABLE_ALL_SX,
310 .vnn_enable_bitmap = FIVR_ENABLE_ALL_SX,
311 .v1p05_supported_voltage_bitmap = FIVR_VOLTAGE_NORMAL |
312 FIVR_VOLTAGE_MIN_ACTIVE |
313 FIVR_VOLTAGE_MIN_RETENTION,
314 .vnn_supported_voltage_bitmap = FIVR_VOLTAGE_NORMAL |
315 FIVR_VOLTAGE_MIN_ACTIVE |
316 FIVR_VOLTAGE_MIN_RETENTION,
317 .v1p05_icc_max_ma = 500,
318 .vnn_sx_voltage_mv = 1250,
319 }"
320
Nick Vaccarof9781912020-01-28 18:43:28 -0800321 device domain 0 on
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700322 device ref igpu on end
323 device ref dptf on
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600324 # Default DPTF Policy for all Volteer boards if not overridden
325 chip drivers/intel/dptf
326 ## Active Policy
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600327 register "policies.active" = "{
328 [0] = {.target = DPTF_CPU,
329 .thresholds = {TEMP_PCT(85, 90),
330 TEMP_PCT(80, 69),
331 TEMP_PCT(75, 56),
332 TEMP_PCT(70, 46),
333 TEMP_PCT(65, 36),}},
334 [1] = {.target = DPTF_TEMP_SENSOR_0,
335 .thresholds = {TEMP_PCT(50, 90),
336 TEMP_PCT(47, 69),
337 TEMP_PCT(45, 56),
338 TEMP_PCT(42, 46),
339 TEMP_PCT(39, 36),}},
340 [2] = {.target = DPTF_TEMP_SENSOR_1,
341 .thresholds = {TEMP_PCT(50, 90),
342 TEMP_PCT(47, 69),
343 TEMP_PCT(45, 56),
344 TEMP_PCT(42, 46),
345 TEMP_PCT(39, 36),}},
346 [3] = {.target = DPTF_TEMP_SENSOR_2,
347 .thresholds = {TEMP_PCT(50, 90),
348 TEMP_PCT(47, 69),
349 TEMP_PCT(45, 56),
350 TEMP_PCT(42, 46),
351 TEMP_PCT(39, 36),}},
352 [4] = {.target = DPTF_TEMP_SENSOR_3,
353 .thresholds = {TEMP_PCT(50, 90),
354 TEMP_PCT(47, 69),
355 TEMP_PCT(45, 56),
356 TEMP_PCT(42, 46),
357 TEMP_PCT(39, 36),}}}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600358
359 ## Passive Policy
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600360 register "policies.passive" = "{
361 [0] = DPTF_PASSIVE(CPU, CPU, 95, 5000),
362 [1] = DPTF_PASSIVE(CPU, TEMP_SENSOR_1, 65, 6000),
363 [2] = DPTF_PASSIVE(CHARGER, TEMP_SENSOR_0, 65, 6000),
364 [3] = DPTF_PASSIVE(CPU, TEMP_SENSOR_2, 65, 6000),
365 [4] = DPTF_PASSIVE(CPU, TEMP_SENSOR_3, 65, 6000)}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600366
367 ## Critical Policy
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600368 register "policies.critical" = "{
369 [0] = DPTF_CRITICAL(CPU, 105, SHUTDOWN),
370 [1] = DPTF_CRITICAL(TEMP_SENSOR_0, 75, SHUTDOWN),
371 [2] = DPTF_CRITICAL(TEMP_SENSOR_1, 75, SHUTDOWN),
372 [3] = DPTF_CRITICAL(TEMP_SENSOR_2, 75, SHUTDOWN),
373 [4] = DPTF_CRITICAL(TEMP_SENSOR_3, 75, SHUTDOWN)}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600374
375 ## Power Limits Control
Sumeet R Pawnikar88352c52020-10-08 21:15:42 +0530376 # 3-15W PL1 in 200mW increments, avg over 28-32s interval
377 # PL2 ranges from 15 to 60W, avg over 28-32s interval
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600378 register "controls.power_limits" = "{
379 .pl1 = {.min_power = 3000,
380 .max_power = 15000,
381 .time_window_min = 28 * MSECS_PER_SEC,
382 .time_window_max = 32 * MSECS_PER_SEC,
383 .granularity = 200,},
384 .pl2 = {.min_power = 15000,
385 .max_power = 60000,
386 .time_window_min = 28 * MSECS_PER_SEC,
387 .time_window_max = 32 * MSECS_PER_SEC,
388 .granularity = 1000,}}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600389
390 ## Charger Performance Control (Control, mA)
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600391 register "controls.charger_perf" = "{
392 [0] = { 255, 1700 },
393 [1] = { 24, 1500 },
394 [2] = { 16, 1000 },
395 [3] = { 8, 500 }}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600396
397 ## Fan Performance Control (Percent, Speed, Noise, Power)
Tim Wawrzynczaka5cb5642020-09-08 13:14:09 -0600398 register "controls.fan_perf" = "{
399 [0] = { 90, 6700, 220, 2200, },
400 [1] = { 80, 5800, 180, 1800, },
401 [2] = { 70, 5000, 145, 1450, },
402 [3] = { 60, 4900, 115, 1150, },
403 [4] = { 50, 3838, 90, 900, },
404 [5] = { 40, 2904, 55, 550, },
405 [6] = { 30, 2337, 30, 300, },
406 [7] = { 20, 1608, 15, 150, },
407 [8] = { 10, 800, 10, 100, },
408 [9] = { 0, 0, 0, 50, }}"
Tim Wawrzynczak07ac2ec2020-05-29 15:58:19 -0600409
410 # Fan options
411 register "options.fan.fine_grained_control" = "1"
412 register "options.fan.step_size" = "2"
413
414 device generic 0 on end
415 end
416 end # DPTF 0x9A03
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700417 device ref tbt_pcie_rp0 on
Brandon Breitenstein228d0e52020-07-23 14:40:14 -0700418 probe DB_USB USB4_GEN2
419 probe DB_USB USB4_GEN3
420 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700421 device ref tbt_pcie_rp1 on
Brandon Breitenstein228d0e52020-07-23 14:40:14 -0700422 probe DB_USB USB4_GEN2
423 probe DB_USB USB4_GEN3
424 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700425 device ref tbt_dma0 on
Brandon Breitenstein228d0e52020-07-23 14:40:14 -0700426 probe DB_USB USB4_GEN2
427 probe DB_USB USB4_GEN3
Duncan Laurie5b6ec3e2020-08-28 19:50:09 +0000428 chip drivers/intel/usb4/retimer
429 register "power_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_H10)"
430 device generic 0 on end
431 end
Brandon Breitenstein228d0e52020-07-23 14:40:14 -0700432 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700433 device ref gna on end
434 device ref north_xhci on end
435 device ref cnvi_bt on end
436 device ref south_xhci on end
437 device ref shared_ram on end
Furquan Shaikhedac4ef2020-10-09 08:50:14 -0700438 device ref cnvi_wifi on
439 chip drivers/wifi/generic
440 register "wake" = "GPE0_PME_B0"
441 device generic 0 on end
442 end
Srinidhi N Kaushikac7d6b42020-03-05 17:19:51 -0800443 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700444 device ref heci1 on end
445 device ref sata on end
446 device ref pcie_rp1 on end
447 device ref pcie_rp7 on end
448 device ref pcie_rp8 on end
449 device ref pcie_rp9 on end
450 device ref pcie_rp11 on end
451 device ref uart0 on end
452 device ref gspi0 on
Nick Vaccarof9781912020-01-28 18:43:28 -0800453 chip drivers/spi/acpi
454 register "hid" = "ACPI_DT_NAMESPACE_HID"
455 register "compat_string" = ""google,cr50""
456 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_C21_IRQ)"
457 device spi 0 on end
458 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700459 end
460 device ref gspi1 on
Alex Levin3bc41cf2020-03-06 10:54:10 -0800461 chip drivers/spi/acpi
462 register "name" = ""CRFP""
463 register "hid" = "ACPI_DT_NAMESPACE_HID"
464 register "uid" = "1"
465 register "compat_string" = ""google,cros-ec-spi""
466 register "irq_gpio" = "ACPI_GPIO_IRQ_LEVEL_LOW_WAKE(GPP_C20)"
467 device spi 0 on end
468 end # FPMCU
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700469 end
470 device ref pch_espi on
Nick Vaccaro9a3486e2020-04-17 10:14:57 -0700471 chip ec/google/chromeec
472 device pnp 0c09.0 on end
473 end
Duncan Laurieb0e169a2020-07-29 16:33:10 -0700474 end
475 device ref hda on end
Nick Vaccarof9781912020-01-28 18:43:28 -0800476 end
477end